Chandni Cherukuri | a3f6613 | 2018-08-10 11:17:58 +0530 | [diff] [blame] | 1 | /* |
Vijayenthiran Subramaniam | 00cd080 | 2022-01-25 20:37:20 +0530 | [diff] [blame] | 2 | * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved. |
Chandni Cherukuri | a3f6613 | 2018-08-10 11:17:58 +0530 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #ifndef PLATFORM_DEF_H |
| 8 | #define PLATFORM_DEF_H |
| 9 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <lib/utils_def.h> |
| 11 | |
Thomas Abraham | 0964159 | 2021-02-16 12:23:56 +0530 | [diff] [blame] | 12 | #include <sgi_sdei.h> |
Aditya Angadi | ce79bca | 2020-11-18 08:32:30 +0530 | [diff] [blame] | 13 | #include <sgi_soc_platform_def.h> |
Chandni Cherukuri | a3f6613 | 2018-08-10 11:17:58 +0530 | [diff] [blame] | 14 | |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 15 | #define PLAT_ARM_CLUSTER_COUNT U(2) |
| 16 | #define CSS_SGI_MAX_CPUS_PER_CLUSTER U(4) |
| 17 | #define CSS_SGI_MAX_PE_PER_CPU U(1) |
Chandni Cherukuri | a3f6613 | 2018-08-10 11:17:58 +0530 | [diff] [blame] | 18 | |
Vijayenthiran Subramaniam | 22141b6 | 2018-10-25 22:20:24 +0530 | [diff] [blame] | 19 | #define PLAT_CSS_MHU_BASE UL(0x45000000) |
| 20 | |
| 21 | /* Base address of DMC-620 instances */ |
| 22 | #define SGI575_DMC620_BASE0 UL(0x4e000000) |
| 23 | #define SGI575_DMC620_BASE1 UL(0x4e100000) |
Chandni Cherukuri | a3f6613 | 2018-08-10 11:17:58 +0530 | [diff] [blame] | 24 | |
Chandni Cherukuri | 0fdcbc0 | 2018-10-16 15:19:54 +0530 | [diff] [blame] | 25 | /* System power domain level */ |
| 26 | #define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2 |
| 27 | |
Chandni Cherukuri | 504c05d | 2018-10-16 14:11:34 +0530 | [diff] [blame] | 28 | #define PLAT_MAX_PWR_LVL ARM_PWR_LVL1 |
| 29 | |
Vijayenthiran Subramaniam | 00cd080 | 2022-01-25 20:37:20 +0530 | [diff] [blame] | 30 | /* Maximum number of address bits used per chip */ |
| 31 | #define CSS_SGI_ADDR_BITS_PER_CHIP U(36) |
| 32 | |
Manoj Kumar | 69bebd8 | 2019-06-21 17:07:13 +0100 | [diff] [blame] | 33 | /* |
| 34 | * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes |
| 35 | */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 36 | #ifdef __aarch64__ |
Vijayenthiran Subramaniam | 00cd080 | 2022-01-25 20:37:20 +0530 | [diff] [blame] | 37 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << CSS_SGI_ADDR_BITS_PER_CHIP) |
| 38 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << CSS_SGI_ADDR_BITS_PER_CHIP) |
Manoj Kumar | 69bebd8 | 2019-06-21 17:07:13 +0100 | [diff] [blame] | 39 | #else |
| 40 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) |
| 41 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) |
| 42 | #endif |
| 43 | |
Vijayenthiran Subramaniam | 64c9645 | 2020-02-03 12:14:01 +0530 | [diff] [blame] | 44 | /* GIC related constants */ |
| 45 | #define PLAT_ARM_GICD_BASE UL(0x30000000) |
| 46 | #define PLAT_ARM_GICC_BASE UL(0x2C000000) |
| 47 | #define PLAT_ARM_GICR_BASE UL(0x300C0000) |
| 48 | |
Chandni Cherukuri | a3f6613 | 2018-08-10 11:17:58 +0530 | [diff] [blame] | 49 | #endif /* PLATFORM_DEF_H */ |