blob: 7aa9e40d353ce0cfe56908797f8646a7b0978a57 [file] [log] [blame]
Nariman Poushin0ece80f2018-02-26 06:52:04 +00001/*
Chandni Cherukuri346a7cc2019-02-27 13:59:11 +05302 * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
Nariman Poushin0ece80f2018-02-26 06:52:04 +00003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +00007#include <plat/arm/common/plat_arm.h>
Ambroise Vincentb237bca2019-02-13 15:58:00 +00008#include <plat/common/platform.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +00009
Chandni Cherukuri0612a882018-10-16 14:15:31 +053010#include <sgi_variant.h>
Nariman Poushin0ece80f2018-02-26 06:52:04 +000011
12/* Topology */
13/*
14 * The power domain tree descriptor. The cluster power domains are
15 * arranged so that when the PSCI generic code creates the power domain tree,
16 * the indices of the CPU power domain nodes it allocates match the linear
17 * indices returned by plat_core_pos_by_mpidr().
18 */
19const unsigned char sgi_pd_tree_desc[] = {
20 PLAT_ARM_CLUSTER_COUNT,
Vishwanatha HG64f0b6f2018-05-08 17:15:37 +053021 CSS_SGI_MAX_CPUS_PER_CLUSTER,
22 CSS_SGI_MAX_CPUS_PER_CLUSTER
Nariman Poushin0ece80f2018-02-26 06:52:04 +000023};
24
Chandni Cherukuri346a7cc2019-02-27 13:59:11 +053025/* RD-E1-Edge platform consists of 16 physical CPUS and 32 threads */
26const unsigned char rd_e1_edge_pd_tree_desc[] = {
Chandni Cherukuri0612a882018-10-16 14:15:31 +053027 PLAT_ARM_CLUSTER_COUNT,
28 CSS_SGI_MAX_CPUS_PER_CLUSTER,
29 CSS_SGI_MAX_CPUS_PER_CLUSTER,
30 CSS_SGI_MAX_PE_PER_CPU,
31 CSS_SGI_MAX_PE_PER_CPU,
32 CSS_SGI_MAX_PE_PER_CPU,
33 CSS_SGI_MAX_PE_PER_CPU,
34 CSS_SGI_MAX_PE_PER_CPU,
35 CSS_SGI_MAX_PE_PER_CPU,
36 CSS_SGI_MAX_PE_PER_CPU,
37 CSS_SGI_MAX_PE_PER_CPU,
38 CSS_SGI_MAX_PE_PER_CPU,
39 CSS_SGI_MAX_PE_PER_CPU,
40 CSS_SGI_MAX_PE_PER_CPU,
41 CSS_SGI_MAX_PE_PER_CPU,
42 CSS_SGI_MAX_PE_PER_CPU,
43 CSS_SGI_MAX_PE_PER_CPU,
44 CSS_SGI_MAX_PE_PER_CPU,
45 CSS_SGI_MAX_PE_PER_CPU
46};
47
Nariman Poushin0ece80f2018-02-26 06:52:04 +000048/*******************************************************************************
49 * This function returns the topology tree information.
50 ******************************************************************************/
51const unsigned char *plat_get_power_domain_tree_desc(void)
52{
Chandni Cherukuri346a7cc2019-02-27 13:59:11 +053053 if (sgi_plat_info.platform_id == RD_N1E1_EDGE_SID_VER_PART_NUM &&
54 sgi_plat_info.config_id == RD_E1_EDGE_CONFIG_ID)
55 return rd_e1_edge_pd_tree_desc;
Chandni Cherukuri0612a882018-10-16 14:15:31 +053056 else
57 return sgi_pd_tree_desc;
Nariman Poushin0ece80f2018-02-26 06:52:04 +000058}
59
60/*******************************************************************************
61 * This function returns the core count within the cluster corresponding to
62 * `mpidr`.
63 ******************************************************************************/
64unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr)
65{
Chandni Cherukuria5d44ec2018-08-14 15:25:34 +053066 return CSS_SGI_MAX_CPUS_PER_CLUSTER;
Nariman Poushin0ece80f2018-02-26 06:52:04 +000067}
Chandni Cherukurid61a7052018-08-01 15:58:48 +053068
69/*******************************************************************************
70 * The array mapping platform core position (implemented by plat_my_core_pos())
71 * to the SCMI power domain ID implemented by SCP.
72 ******************************************************************************/
73const uint32_t plat_css_core_pos_to_scmi_dmn_id_map[32] = {
74 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
75 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
76};
Chandni Cherukuri449db452018-08-16 13:45:17 +053077
78/******************************************************************************
79 * Return the number of PE's supported by the CPU.
80 *****************************************************************************/
81unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr)
82{
83 return CSS_SGI_MAX_PE_PER_CPU;
84}