Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 1 | /* |
Haojian Zhuang | 3bd9438 | 2018-01-28 23:33:02 +0800 | [diff] [blame] | 2 | * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 7 | #ifndef PLATFORM_DEF_H |
| 8 | #define PLATFORM_DEF_H |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 9 | |
| 10 | #include <arch.h> |
Michael Brandl | afdff3c | 2018-02-22 16:30:30 +0100 | [diff] [blame] | 11 | #include <common_def.h> |
| 12 | #include <hikey_def.h> |
| 13 | #include <hikey_layout.h> /* BL memory region sizes, etc */ |
| 14 | #include <tbbr_img_def.h> |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 15 | #include <utils_def.h> |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 16 | |
Victor Chong | 2d9a42d | 2017-08-17 15:21:10 +0900 | [diff] [blame] | 17 | /* Special value used to verify platform parameters from BL2 to BL3-1 */ |
| 18 | #define HIKEY_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL |
| 19 | |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 20 | /* |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 21 | * Generic platform constants |
| 22 | */ |
| 23 | |
| 24 | /* Size of cacheable stacks */ |
Teddy Reed | 349cf89 | 2018-06-22 22:23:36 -0400 | [diff] [blame] | 25 | #define PLATFORM_STACK_SIZE 0x1000 |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 26 | |
| 27 | #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" |
| 28 | |
| 29 | #define PLATFORM_CACHE_LINE_SIZE 64 |
| 30 | #define PLATFORM_CLUSTER_COUNT 2 |
| 31 | #define PLATFORM_CORE_COUNT_PER_CLUSTER 4 |
| 32 | #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \ |
| 33 | PLATFORM_CORE_COUNT_PER_CLUSTER) |
Michael Brandl | afdff3c | 2018-02-22 16:30:30 +0100 | [diff] [blame] | 34 | #define PLAT_MAX_PWR_LVL (MPIDR_AFFLVL2) |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 35 | #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ |
| 36 | PLATFORM_CLUSTER_COUNT + 1) |
| 37 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 38 | #define PLAT_MAX_RET_STATE U(1) |
| 39 | #define PLAT_MAX_OFF_STATE U(2) |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 40 | |
| 41 | #define MAX_IO_DEVICES 3 |
| 42 | #define MAX_IO_HANDLES 4 |
| 43 | /* eMMC RPMB and eMMC User Data */ |
| 44 | #define MAX_IO_BLOCK_DEVICES 2 |
| 45 | |
| 46 | /* GIC related constants (no GICR in GIC-400) */ |
| 47 | #define PLAT_ARM_GICD_BASE 0xF6801000 |
| 48 | #define PLAT_ARM_GICC_BASE 0xF6802000 |
| 49 | #define PLAT_ARM_GICH_BASE 0xF6804000 |
| 50 | #define PLAT_ARM_GICV_BASE 0xF6806000 |
| 51 | |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 52 | /* |
| 53 | * Platform specific page table and MMU setup constants |
| 54 | */ |
Antonio Nino Diaz | 42c7bbd | 2018-09-24 17:15:05 +0100 | [diff] [blame] | 55 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) |
| 56 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 57 | |
Roberto Vargas | 8247796 | 2017-10-23 08:22:17 +0100 | [diff] [blame] | 58 | #if defined(IMAGE_BL1) || defined(IMAGE_BL32) |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 59 | #define MAX_XLAT_TABLES 3 |
| 60 | #endif |
| 61 | |
Roberto Vargas | 8247796 | 2017-10-23 08:22:17 +0100 | [diff] [blame] | 62 | #ifdef IMAGE_BL31 |
Victor Chong | b9a8db2 | 2017-05-28 00:14:25 +0900 | [diff] [blame] | 63 | #define MAX_XLAT_TABLES 4 |
Victor Chong | 7d787f5 | 2017-08-16 13:53:56 +0900 | [diff] [blame] | 64 | #endif |
| 65 | |
Roberto Vargas | 8247796 | 2017-10-23 08:22:17 +0100 | [diff] [blame] | 66 | #ifdef IMAGE_BL2 |
Victor Chong | 7d787f5 | 2017-08-16 13:53:56 +0900 | [diff] [blame] | 67 | #define MAX_XLAT_TABLES 4 |
Victor Chong | b9a8db2 | 2017-05-28 00:14:25 +0900 | [diff] [blame] | 68 | #endif |
| 69 | |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 70 | #define MAX_MMAP_REGIONS 16 |
| 71 | |
Haojian Zhuang | 5f281b3 | 2017-05-24 08:45:05 +0800 | [diff] [blame] | 72 | /* |
| 73 | * Declarations and constants to access the mailboxes safely. Each mailbox is |
| 74 | * aligned on the biggest cache line size in the platform. This is known only |
| 75 | * to the platform as it might have a combination of integrated and external |
| 76 | * caches. Such alignment ensures that two maiboxes do not sit on the same cache |
| 77 | * line at any cache level. They could belong to different cpus/clusters & |
| 78 | * get written while being protected by different locks causing corruption of |
| 79 | * a valid mailbox address. |
| 80 | */ |
| 81 | #define CACHE_WRITEBACK_SHIFT 6 |
| 82 | #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) |
| 83 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 84 | #endif /* PLATFORM_DEF_H */ |