blob: 228f751471aa279410b8bd0697084931b9d9b41d [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Antonio Nino Diazc326c342019-01-11 11:20:10 +00002 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00007#include <assert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +01008#include <stdbool.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01009#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
Antonio Nino Diazc326c342019-01-11 11:20:10 +000012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <lib/cassert.h>
15#include <lib/utils_def.h>
16#include <lib/xlat_tables/xlat_tables_v2.h>
17
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000018#include "../xlat_tables_private.h"
19
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010020/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010021 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010022 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010023bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010024{
25 u_register_t id_aa64mmfr0_el1 = read_id_aa64mmfr0_el1();
26
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010027 if (size == PAGE_SIZE_4KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010028 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN4_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010029 ID_AA64MMFR0_EL1_TGRAN4_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010030 ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010031 } else if (size == PAGE_SIZE_16KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010032 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN16_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010033 ID_AA64MMFR0_EL1_TGRAN16_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010034 ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010035 } else if (size == PAGE_SIZE_64KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010036 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN64_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010037 ID_AA64MMFR0_EL1_TGRAN64_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010038 ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010039 } else {
40 return 0;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010041 }
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010042}
43
44size_t xlat_arch_get_max_supported_granule_size(void)
45{
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010046 if (xlat_arch_is_granule_size_supported(PAGE_SIZE_64KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010047 return PAGE_SIZE_64KB;
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010048 } else if (xlat_arch_is_granule_size_supported(PAGE_SIZE_16KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010049 return PAGE_SIZE_16KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010050 } else {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010051 assert(xlat_arch_is_granule_size_supported(PAGE_SIZE_4KB));
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010052 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010053 }
54}
55
Antonio Nino Diazbafc7532017-10-25 11:53:25 +010056unsigned long long tcr_physical_addr_size_bits(unsigned long long max_addr)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000057{
58 /* Physical address can't exceed 48 bits */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010059 assert((max_addr & ADDR_MASK_48_TO_63) == 0U);
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000060
61 /* 48 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010062 if ((max_addr & ADDR_MASK_44_TO_47) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000063 return TCR_PS_BITS_256TB;
64
65 /* 44 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010066 if ((max_addr & ADDR_MASK_42_TO_43) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000067 return TCR_PS_BITS_16TB;
68
69 /* 42 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010070 if ((max_addr & ADDR_MASK_40_TO_41) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000071 return TCR_PS_BITS_4TB;
72
73 /* 40 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010074 if ((max_addr & ADDR_MASK_36_TO_39) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000075 return TCR_PS_BITS_1TB;
76
77 /* 36 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010078 if ((max_addr & ADDR_MASK_32_TO_35) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000079 return TCR_PS_BITS_64GB;
80
81 return TCR_PS_BITS_4GB;
82}
83
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000084#if ENABLE_ASSERTIONS
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010085/*
86 * Physical Address ranges supported in the AArch64 Memory Model. Value 0b110 is
87 * supported in ARMv8.2 onwards.
88 */
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000089static const unsigned int pa_range_bits_arr[] = {
90 PARANGE_0000, PARANGE_0001, PARANGE_0010, PARANGE_0011, PARANGE_0100,
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010091 PARANGE_0101, PARANGE_0110
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000092};
93
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010094unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000095{
96 u_register_t pa_range = read_id_aa64mmfr0_el1() &
97 ID_AA64MMFR0_EL1_PARANGE_MASK;
98
99 /* All other values are reserved */
100 assert(pa_range < ARRAY_SIZE(pa_range_bits_arr));
101
David Cunadoc1503122018-02-16 21:12:58 +0000102 return (1ULL << pa_range_bits_arr[pa_range]) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000103}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000104#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000105
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100106bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000107{
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100108 if (ctx->xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100109 assert(xlat_arch_current_el() >= 1U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100110 return (read_sctlr_el1() & SCTLR_M_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100111 } else if (ctx->xlat_regime == EL2_REGIME) {
112 assert(xlat_arch_current_el() >= 2U);
113 return (read_sctlr_el2() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100114 } else {
115 assert(ctx->xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100116 assert(xlat_arch_current_el() >= 3U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100117 return (read_sctlr_el3() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100118 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000119}
120
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100121bool is_dcache_enabled(void)
122{
123 unsigned int el = (unsigned int)GET_EL(read_CurrentEl());
124
125 if (el == 1U) {
126 return (read_sctlr_el1() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100127 } else if (el == 2U) {
128 return (read_sctlr_el2() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100129 } else {
130 return (read_sctlr_el3() & SCTLR_C_BIT) != 0U;
131 }
132}
133
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100134uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
135{
136 if (xlat_regime == EL1_EL0_REGIME) {
137 return UPPER_ATTRS(UXN) | UPPER_ATTRS(PXN);
138 } else {
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100139 assert((xlat_regime == EL2_REGIME) ||
140 (xlat_regime == EL3_REGIME));
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100141 return UPPER_ATTRS(XN);
142 }
143}
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100144
Antonio Nino Diazad5dc7f2018-07-11 09:46:45 +0100145void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +0100146{
Antonio Nino Diazac998032017-02-27 17:23:54 +0000147 /*
148 * Ensure the translation table write has drained into memory before
149 * invalidating the TLB entry.
150 */
151 dsbishst();
152
Douglas Raillard2d545792017-09-25 15:23:22 +0100153 /*
154 * This function only supports invalidation of TLB entries for the EL3
155 * and EL1&0 translation regimes.
156 *
157 * Also, it is architecturally UNDEFINED to invalidate TLBs of a higher
158 * exception level (see section D4.9.2 of the ARM ARM rev B.a).
159 */
160 if (xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100161 assert(xlat_arch_current_el() >= 1U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100162 tlbivaae1is(TLBI_ADDR(va));
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100163 } else if (xlat_regime == EL2_REGIME) {
164 assert(xlat_arch_current_el() >= 2U);
165 tlbivae2is(TLBI_ADDR(va));
Douglas Raillard2d545792017-09-25 15:23:22 +0100166 } else {
167 assert(xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100168 assert(xlat_arch_current_el() >= 3U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100169 tlbivae3is(TLBI_ADDR(va));
170 }
Antonio Nino Diazac998032017-02-27 17:23:54 +0000171}
172
173void xlat_arch_tlbi_va_sync(void)
174{
175 /*
176 * A TLB maintenance instruction can complete at any time after
177 * it is issued, but is only guaranteed to be complete after the
178 * execution of DSB by the PE that executed the TLB maintenance
179 * instruction. After the TLB invalidate instruction is
180 * complete, no new memory accesses using the invalidated TLB
181 * entries will be observed by any observer of the system
182 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
183 * "Ordering and completion of TLB maintenance instructions".
184 */
185 dsbish();
186
187 /*
188 * The effects of a completed TLB maintenance instruction are
189 * only guaranteed to be visible on the PE that executed the
190 * instruction after the execution of an ISB instruction by the
191 * PE that executed the TLB maintenance instruction.
192 */
193 isb();
194}
195
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100196unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100197{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100198 unsigned int el = (unsigned int)GET_EL(read_CurrentEl());
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100199
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100200 assert(el > 0U);
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100201
202 return el;
203}
204
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100205void setup_mmu_cfg(uint64_t *params, unsigned int flags,
206 const uint64_t *base_table, unsigned long long max_pa,
207 uintptr_t max_va, int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000208{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100209 uint64_t mair, ttbr0, tcr;
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100210 uintptr_t virtual_addr_space_size;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100211
212 /* Set attributes in the right indices of the MAIR. */
213 mair = MAIR_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
214 mair |= MAIR_ATTR_SET(ATTR_IWBWA_OWBWA_NTR, ATTR_IWBWA_OWBWA_NTR_INDEX);
215 mair |= MAIR_ATTR_SET(ATTR_NON_CACHEABLE, ATTR_NON_CACHEABLE_INDEX);
216
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100217 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100218 * Limit the input address ranges and memory region sizes translated
219 * using TTBR0 to the given virtual address space size.
220 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100221 assert(max_va < ((uint64_t)UINTPTR_MAX));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100222
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100223 virtual_addr_space_size = (uintptr_t)max_va + 1U;
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100224 assert(CHECK_VIRT_ADDR_SPACE_SIZE(virtual_addr_space_size));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100225
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100226 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100227 * __builtin_ctzll(0) is undefined but here we are guaranteed that
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100228 * virtual_addr_space_size is in the range [1,UINTPTR_MAX].
229 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100230 int t0sz = 64 - __builtin_ctzll(virtual_addr_space_size);
231
232 tcr = (uint64_t) t0sz;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100233
234 /*
235 * Set the cacheability and shareability attributes for memory
236 * associated with translation table walks.
237 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100238 if ((flags & XLAT_TABLE_NC) != 0U) {
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100239 /* Inner & outer non-cacheable non-shareable. */
240 tcr |= TCR_SH_NON_SHAREABLE |
241 TCR_RGN_OUTER_NC | TCR_RGN_INNER_NC;
242 } else {
243 /* Inner & outer WBWA & shareable. */
244 tcr |= TCR_SH_INNER_SHAREABLE |
245 TCR_RGN_OUTER_WBA | TCR_RGN_INNER_WBA;
246 }
247
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100248 /*
249 * It is safer to restrict the max physical address accessible by the
250 * hardware as much as possible.
251 */
Antonio Nino Diazbafc7532017-10-25 11:53:25 +0100252 unsigned long long tcr_ps_bits = tcr_physical_addr_size_bits(max_pa);
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100253
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100254 if (xlat_regime == EL1_EL0_REGIME) {
255 /*
256 * TCR_EL1.EPD1: Disable translation table walk for addresses
257 * that are translated using TTBR1_EL1.
258 */
259 tcr |= TCR_EPD1_BIT | (tcr_ps_bits << TCR_EL1_IPS_SHIFT);
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100260 } else if (xlat_regime == EL2_REGIME) {
261 tcr |= TCR_EL2_RES1 | (tcr_ps_bits << TCR_EL2_PS_SHIFT);
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100262 } else {
263 assert(xlat_regime == EL3_REGIME);
264 tcr |= TCR_EL3_RES1 | (tcr_ps_bits << TCR_EL3_PS_SHIFT);
265 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100266
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100267 /* Set TTBR bits as well */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100268 ttbr0 = (uint64_t) base_table;
269
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000270 if (is_armv8_2_ttcnp_present()) {
271 /* Enable CnP bit so as to share page tables with all PEs. */
272 ttbr0 |= TTBR_CNP_BIT;
273 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100274
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100275 params[MMU_CFG_MAIR] = mair;
276 params[MMU_CFG_TCR] = tcr;
277 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000278}