blob: 1eafeef075e665fb2b6082ecb3866c74c84a93da [file] [log] [blame]
Sieu Mun Tang8881ad02022-03-07 12:04:59 +08001/*
Sieu Mun Tanga544da12022-02-28 15:24:59 +08002 * Copyright (c) 2020-2022, ARM Limited and Contributors. All rights reserved.
Jit Loon Lim28c1c782023-05-17 12:26:11 +08003 * Copyright (c) 2020-2023, Intel Corporation. All rights reserved.
Sieu Mun Tang8881ad02022-03-07 12:04:59 +08004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
8#ifndef PLAT_SOCFPGA_DEF_H
9#define PLAT_SOCFPGA_DEF_H
10
11#include <platform_def.h>
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080012#include <lib/utils_def.h>
Jit Loon Limffa06e72023-07-07 17:15:26 +080013#include "n5x_system_manager.h"
Sieu Mun Tang8881ad02022-03-07 12:04:59 +080014
15/* Platform Setting */
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080016#define PLATFORM_MODEL PLAT_SOCFPGA_N5X
17#define BOOT_SOURCE BOOT_SOURCE_SDMMC
18#define PLAT_PRIMARY_CPU 0
Jit Loon Lim28c1c782023-05-17 12:26:11 +080019#define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT MPIDR_AFF1_SHIFT
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080020#define PLAT_CPU_ID_MPIDR_AFF_SHIFT MPIDR_AFF0_SHIFT
Sieu Mun Tang8881ad02022-03-07 12:04:59 +080021
Sieu Mun Tanga544da12022-02-28 15:24:59 +080022/* FPGA config helpers */
23#define INTEL_SIP_SMC_FPGA_CONFIG_ADDR 0x400000
24#define INTEL_SIP_SMC_FPGA_CONFIG_SIZE 0x2000000
25
Jit Loon Lim28c1c782023-05-17 12:26:11 +080026/* QSPI Setting */
27#define CAD_QSPIDATA_OFST 0xff900000
28#define CAD_QSPI_OFFSET 0xff8d2000
29
Sieu Mun Tang8881ad02022-03-07 12:04:59 +080030/* Register Mapping */
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +080031#define SOCFPGA_CCU_NOC_REG_BASE U(0xf7000000)
32#define SOCFPGA_F2SDRAMMGR_REG_BASE U(0xf8024000)
Sieu Mun Tang8881ad02022-03-07 12:04:59 +080033#define SOCFPGA_MMC_REG_BASE U(0xff808000)
Sieu Mun Tang8881ad02022-03-07 12:04:59 +080034#define SOCFPGA_RSTMGR_REG_BASE U(0xffd11000)
35#define SOCFPGA_SYSMGR_REG_BASE U(0xffd12000)
Jit Loon Limfe91ca32023-10-18 16:19:18 +080036#define SOCFPGA_ECC_QSPI_REG_BASE U(0xffa22000)
Sieu Mun Tang8881ad02022-03-07 12:04:59 +080037
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080038#define SOCFPGA_L4_PER_SCR_REG_BASE U(0xffd21000)
39#define SOCFPGA_L4_SYS_SCR_REG_BASE U(0xffd21100)
40#define SOCFPGA_SOC2FPGA_SCR_REG_BASE U(0xffd21200)
41#define SOCFPGA_LWSOC2FPGA_SCR_REG_BASE U(0xffd21300)
Sieu Mun Tang8881ad02022-03-07 12:04:59 +080042
Jit Loon Lim28c1c782023-05-17 12:26:11 +080043
44/*******************************************************************************
45 * Platform memory map related constants
46 ******************************************************************************/
47#define DRAM_BASE (0x0)
48#define DRAM_SIZE (0x80000000)
49
50#define OCRAM_BASE (0xFFE00000)
51#define OCRAM_SIZE (0x00040000)
52
53#define MEM64_BASE (0x0100000000)
54#define MEM64_SIZE (0x1F00000000)
55
56#define DEVICE1_BASE (0x80000000)
57#define DEVICE1_SIZE (0x60000000)
58
59#define DEVICE2_BASE (0xF7000000)
60#define DEVICE2_SIZE (0x08E00000)
61
62#define DEVICE3_BASE (0xFFFC0000)
63#define DEVICE3_SIZE (0x00008000)
64
65#define DEVICE4_BASE (0x2000000000)
66#define DEVICE4_SIZE (0x0100000000)
67
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080068#define BL2_BASE (0xffe00000)
69#define BL2_LIMIT (0xffe1b000)
Jit Loon Lim28c1c782023-05-17 12:26:11 +080070
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080071#define BL31_BASE (0x1000)
72#define BL31_LIMIT (0x81000)
Jit Loon Lim28c1c782023-05-17 12:26:11 +080073
74/*******************************************************************************
75 * UART related constants
76 ******************************************************************************/
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080077#define PLAT_UART0_BASE (0xFFC02000)
78#define PLAT_UART1_BASE (0xFFC02100)
Jit Loon Lim28c1c782023-05-17 12:26:11 +080079
80/*******************************************************************************
Sieu Mun Tang62845372023-06-09 23:33:36 +080081 * WDT related constants
82 ******************************************************************************/
83#define WDT_BASE (0xFFD00200)
84
85/*******************************************************************************
Jit Loon Lim28c1c782023-05-17 12:26:11 +080086 * GIC related constants
87 ******************************************************************************/
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080088#define PLAT_GIC_BASE (0xFFFC0000)
89#define PLAT_GICC_BASE (PLAT_GIC_BASE + 0x2000)
90#define PLAT_GICD_BASE (PLAT_GIC_BASE + 0x1000)
91#define PLAT_GICR_BASE 0
Jit Loon Lim28c1c782023-05-17 12:26:11 +080092
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080093#define PLAT_SYS_COUNTER_FREQ_IN_TICKS (400000000)
94#define PLAT_HZ_CONVERT_TO_MHZ (1000000)
Jit Loon Lim28c1c782023-05-17 12:26:11 +080095
Jit Loon Lim4c249f12023-05-17 12:26:11 +080096/*******************************************************************************
97 * SDMMC related pointer function
98 ******************************************************************************/
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +080099#define SDMMC_READ_BLOCKS mmc_read_blocks
100#define SDMMC_WRITE_BLOCKS mmc_write_blocks
Jit Loon Lim4c249f12023-05-17 12:26:11 +0800101
102/*******************************************************************************
103 * sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset
104 * is done and HPS should trigger warm reset via RMR_EL3.
105 ******************************************************************************/
106#define L2_RESET_DONE_REG 0xFFD12218
107
Jit Loon Lim28c1c782023-05-17 12:26:11 +0800108/* Platform specific system counter */
Sieu Mun Tang6e0e1b52023-12-22 11:30:46 +0800109#define PLAT_SYS_COUNTER_FREQ_IN_MHZ U(400)
BenjaminLimJLa4a43272022-04-06 10:19:16 +0800110
Sieu Mun Tang8881ad02022-03-07 12:04:59 +0800111#endif /* PLAT_SOCFPGA_DEF_H */