blob: 72374b53b18f44dcbea22d3cff21111094efa297 [file] [log] [blame]
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +05301/*
2 * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <gicv3.h>
8#include <interrupt_props.h>
9#include <platform.h>
10#include <platform_def.h>
11#include <utils.h>
12#include "versal_private.h"
13
14/******************************************************************************
15 * The following functions are defined as weak to allow a platform to override
16 * the way the GICv3 driver is initialised and used.
17 *****************************************************************************/
18#pragma weak plat_versal_gic_driver_init
19#pragma weak plat_versal_gic_init
20#pragma weak plat_versal_gic_cpuif_enable
21#pragma weak plat_versal_gic_cpuif_disable
22#pragma weak plat_versal_gic_pcpu_init
23#pragma weak plat_versal_gic_redistif_on
24#pragma weak plat_versal_gic_redistif_off
25
26/* The GICv3 driver only needs to be initialized in EL3 */
27static uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
28
29static const interrupt_prop_t versal_interrupt_props[] = {
30 PLAT_VERSAL_G1S_IRQ_PROPS(INTR_GROUP1S),
31 PLAT_VERSAL_G0_IRQ_PROPS(INTR_GROUP0)
32};
33
34/*
35 * We save and restore the GICv3 context on system suspend. Allocate the
36 * data in the designated EL3 Secure carve-out memory.
37 */
38static gicv3_redist_ctx_t rdist_ctx __section("versal_el3_tzc_dram");
39static gicv3_dist_ctx_t dist_ctx __section("versal_el3_tzc_dram");
40
41/*
42 * MPIDR hashing function for translating MPIDRs read from GICR_TYPER register
43 * to core position.
44 *
45 * Calculating core position is dependent on MPIDR_EL1.MT bit. However, affinity
46 * values read from GICR_TYPER don't have an MT field. To reuse the same
47 * translation used for CPUs, we insert MT bit read from the PE's MPIDR into
48 * that read from GICR_TYPER.
49 *
50 * Assumptions:
51 *
52 * - All CPUs implemented in the system have MPIDR_EL1.MT bit set;
53 * - No CPUs implemented in the system use affinity level 3.
54 */
55static unsigned int versal_gicv3_mpidr_hash(u_register_t mpidr)
56{
57 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
58 return versal_calc_core_pos(mpidr);
59}
60
61static const gicv3_driver_data_t versal_gic_data __unused = {
62 .gicd_base = PLAT_VERSAL_GICD_BASE,
63 .gicr_base = PLAT_VERSAL_GICR_BASE,
64 .interrupt_props = versal_interrupt_props,
65 .interrupt_props_num = ARRAY_SIZE(versal_interrupt_props),
66 .rdistif_num = PLATFORM_CORE_COUNT,
67 .rdistif_base_addrs = rdistif_base_addrs,
68 .mpidr_to_core_pos = versal_gicv3_mpidr_hash
69};
70
71void __init plat_versal_gic_driver_init(void)
72{
73 /*
74 * The GICv3 driver is initialized in EL3 and does not need
75 * to be initialized again in SEL1. This is because the S-EL1
76 * can use GIC system registers to manage interrupts and does
77 * not need GIC interface base addresses to be configured.
78 */
79#if IMAGE_BL31
80 gicv3_driver_init(&versal_gic_data);
81#endif
82}
83
84/******************************************************************************
85 * Versal common helper to initialize the GIC. Only invoked by BL31
86 *****************************************************************************/
87void __init plat_versal_gic_init(void)
88{
89 gicv3_distif_init();
90 gicv3_rdistif_init(plat_my_core_pos());
91 gicv3_cpuif_enable(plat_my_core_pos());
92}
93
94/******************************************************************************
95 * Versal common helper to enable the GIC CPU interface
96 *****************************************************************************/
97void plat_versal_gic_cpuif_enable(void)
98{
99 gicv3_cpuif_enable(plat_my_core_pos());
100}
101
102/******************************************************************************
103 * Versal common helper to disable the GIC CPU interface
104 *****************************************************************************/
105void plat_versal_gic_cpuif_disable(void)
106{
107 gicv3_cpuif_disable(plat_my_core_pos());
108}
109
110/******************************************************************************
111 * Versal common helper to initialize the per-cpu redistributor interface in
112 * GICv3
113 *****************************************************************************/
114void plat_versal_gic_pcpu_init(void)
115{
116 gicv3_rdistif_init(plat_my_core_pos());
117}
118
119/******************************************************************************
120 * Versal common helpers to power GIC redistributor interface
121 *****************************************************************************/
122void plat_versal_gic_redistif_on(void)
123{
124 gicv3_rdistif_on(plat_my_core_pos());
125}
126
127void plat_versal_gic_redistif_off(void)
128{
129 gicv3_rdistif_off(plat_my_core_pos());
130}
131
132/******************************************************************************
133 * Versal common helper to save & restore the GICv3 on resume from system
134 * suspend
135 *****************************************************************************/
136void plat_versal_gic_save(void)
137{
138 /*
139 * If an ITS is available, save its context before
140 * the Redistributor using:
141 * gicv3_its_save_disable(gits_base, &its_ctx[i])
142 * Additionnaly, an implementation-defined sequence may
143 * be required to save the whole ITS state.
144 */
145
146 /*
147 * Save the GIC Redistributors and ITS contexts before the
148 * Distributor context. As we only handle SYSTEM SUSPEND API,
149 * we only need to save the context of the CPU that is issuing
150 * the SYSTEM SUSPEND call, i.e. the current CPU.
151 */
152 gicv3_rdistif_save(plat_my_core_pos(), &rdist_ctx);
153
154 /* Save the GIC Distributor context */
155 gicv3_distif_save(&dist_ctx);
156
157 /*
158 * From here, all the components of the GIC can be safely powered down
159 * as long as there is an alternate way to handle wakeup interrupt
160 * sources.
161 */
162}
163
164void plat_versal_gic_resume(void)
165{
166 /* Restore the GIC Distributor context */
167 gicv3_distif_init_restore(&dist_ctx);
168
169 /*
170 * Restore the GIC Redistributor and ITS contexts after the
171 * Distributor context. As we only handle SYSTEM SUSPEND API,
172 * we only need to restore the context of the CPU that issued
173 * the SYSTEM SUSPEND call.
174 */
175 gicv3_rdistif_init_restore(plat_my_core_pos(), &rdist_ctx);
176
177 /*
178 * If an ITS is available, restore its context after
179 * the Redistributor using:
180 * gicv3_its_restore(gits_base, &its_ctx[i])
181 * An implementation-defined sequence may be required to
182 * restore the whole ITS state. The ITS must also be
183 * re-enabled after this sequence has been executed.
184 */
185}