blob: 7086613f82e599b7707ee0743a1335f29247da59 [file] [log] [blame]
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001/*
2 * Copyright (c) 2015-2017, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02007#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <drivers/arm/cci.h>
15#include <drivers/arm/gicv2.h>
16#include <lib/bakery_lock.h>
17#include <lib/mmio.h>
18#include <lib/psci/psci.h>
19#include <plat/common/platform.h>
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020020
21#include "iic_dvfs.h"
22#include "pwrc.h"
23#include "rcar_def.h"
24#include "rcar_private.h"
25
26#define DVFS_SET_VID_0V (0x00)
27#define P_ALL_OFF (0x80)
28#define KEEPON_DDR1C (0x08)
29#define KEEPON_DDR0C (0x04)
30#define KEEPON_DDR1 (0x02)
31#define KEEPON_DDR0 (0x01)
32
33#define SYSTEM_PWR_STATE(s) ((s)->pwr_domain_state[PLAT_MAX_PWR_LVL])
34#define CLUSTER_PWR_STATE(s) ((s)->pwr_domain_state[MPIDR_AFFLVL1])
35#define CORE_PWR_STATE(s) ((s)->pwr_domain_state[MPIDR_AFFLVL0])
36
37uint64_t rcar_stack_generic_timer[5] __attribute__ ((section("data")));
38
39extern void rcar_pwrc_restore_generic_timer(uint64_t *stack);
40extern void plat_rcar_gic_driver_init(void);
41extern void plat_rcar_gic_init(void);
42extern u_register_t rcar_boot_mpidr;
43
44#if (RCAR_GEN3_ULCB == 1)
45extern void rcar_cpld_reset_cpu(void);
46#endif
47
48static uintptr_t rcar_sec_entrypoint;
49
50static void rcar_program_mailbox(uint64_t mpidr, uint64_t address)
51{
52 mailbox_t *rcar_mboxes = (mailbox_t *) MBOX_BASE;
53 uint64_t linear_id = plat_core_pos_by_mpidr(mpidr);
54 unsigned long range;
55
56 rcar_mboxes[linear_id].value = address;
57 range = (unsigned long)&rcar_mboxes[linear_id];
58
59 flush_dcache_range(range, sizeof(range));
60}
61
62static void rcar_cpu_standby(plat_local_state_t cpu_state)
63{
64 uint32_t scr_el3 = read_scr_el3();
65
66 write_scr_el3(scr_el3 | SCR_IRQ_BIT);
67 dsb();
68 wfi();
69 write_scr_el3(scr_el3);
70}
71
72static int rcar_pwr_domain_on(u_register_t mpidr)
73{
74 rcar_program_mailbox(mpidr, rcar_sec_entrypoint);
75 rcar_pwrc_cpuon(mpidr);
76
77 return PSCI_E_SUCCESS;
78}
79
80static void rcar_pwr_domain_on_finish(const psci_power_state_t *target_state)
81{
82 uint32_t cluster_type = rcar_pwrc_get_cluster();
83 unsigned long mpidr = read_mpidr_el1();
84
85 if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
86 if (cluster_type == RCAR_CLUSTER_A53A57)
87 plat_cci_enable();
88
89 rcar_pwrc_disable_interrupt_wakeup(mpidr);
90 rcar_program_mailbox(mpidr, 0);
91
92 gicv2_cpuif_enable();
93 gicv2_pcpu_distif_init();
94}
95
96static void rcar_pwr_domain_off(const psci_power_state_t *target_state)
97{
98 uint32_t cluster_type = rcar_pwrc_get_cluster();
99 unsigned long mpidr = read_mpidr_el1();
100
101 gicv2_cpuif_disable();
102 rcar_pwrc_cpuoff(mpidr);
103
104 if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
105 if (cluster_type == RCAR_CLUSTER_A53A57)
106 plat_cci_disable();
107
108 rcar_pwrc_clusteroff(mpidr);
109 }
110}
111
112static void rcar_pwr_domain_suspend(const psci_power_state_t *target_state)
113{
114 uint32_t cluster_type = rcar_pwrc_get_cluster();
115 unsigned long mpidr = read_mpidr_el1();
116
117 if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
118 return;
119
120 rcar_program_mailbox(mpidr, rcar_sec_entrypoint);
121 rcar_pwrc_enable_interrupt_wakeup(mpidr);
122 gicv2_cpuif_disable();
123 rcar_pwrc_cpuoff(mpidr);
124
125 if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
126 if (cluster_type == RCAR_CLUSTER_A53A57)
127 plat_cci_disable();
128
129 rcar_pwrc_clusteroff(mpidr);
130 }
131
132#if RCAR_SYSTEM_SUSPEND
133 if (SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
134 rcar_pwrc_suspend_to_ram();
135#endif
136}
137
138static void rcar_pwr_domain_suspend_finish(const psci_power_state_t
139 *target_state)
140{
141 uint32_t cluster_type = rcar_pwrc_get_cluster();
142
143 if (SYSTEM_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
144 goto finish;
145
146 plat_rcar_gic_driver_init();
147 plat_rcar_gic_init();
148
149 if (cluster_type == RCAR_CLUSTER_A53A57)
150 plat_cci_init();
151
152 rcar_pwrc_restore_generic_timer(rcar_stack_generic_timer);
153
154 /* start generic timer */
155 write_cntfrq_el0(plat_get_syscnt_freq2());
156 mmio_write_32(RCAR_CNTC_BASE + CNTCR_OFF, CNTCR_FCREQ(U(0)) | CNTCR_EN);
157 rcar_pwrc_setup();
158
159#if RCAR_SYSTEM_SUSPEND
160 rcar_pwrc_init_suspend_to_ram();
161#endif
162finish:
163 rcar_pwr_domain_on_finish(target_state);
164}
165
166static void __dead2 rcar_system_off(void)
167{
168#if PMIC_ROHM_BD9571
169#if PMIC_LEVEL_MODE
170 rcar_pwrc_code_copy_to_system_ram();
171 if (rcar_iic_dvfs_send(PMIC, DVFS_SET_VID, DVFS_SET_VID_0V))
172 ERROR("BL3-1:Failed the SYSTEM-OFF.\n");
173#else
174 rcar_pwrc_code_copy_to_system_ram();
175 if (rcar_iic_dvfs_send(PMIC, BKUP_MODE_CNT, P_ALL_OFF))
176 ERROR("BL3-1:Failed the SYSTEM-RESET.\n");
177#endif
178#else
179 uint64_t cpu = read_mpidr_el1() & 0x0000ffff;
180 int32_t rtn_on;
181
182 rtn_on = cpu_on_check(cpu);
183
184 if (cpu == rcar_boot_mpidr)
185 panic();
186
187 if (rtn_on)
188 panic();
189
190 rcar_pwrc_cpuoff(cpu);
191 rcar_pwrc_clusteroff(cpu);
192
193#endif /* PMIC_ROHM_BD9571 */
194 wfi();
195 ERROR("RCAR System Off: operation not handled.\n");
196 panic();
197}
198
199static void __dead2 rcar_system_reset(void)
200{
201#if PMIC_ROHM_BD9571
202#if PMIC_LEVEL_MODE
203#if RCAR_SYSTEM_RESET_KEEPON_DDR
204 uint8_t mode;
205 int32_t error;
206
207 rcar_pwrc_code_copy_to_system_ram();
208 error = rcar_iic_dvfs_send(PMIC, REG_KEEP10, KEEP10_MAGIC);
209 if (error) {
210 ERROR("Failed send KEEP10 magic ret=%d \n", error);
211 goto done;
212 }
213
214 error = rcar_iic_dvfs_receive(PMIC, BKUP_MODE_CNT, &mode);
215 if (error) {
216 ERROR("Failed recieve BKUP_Mode_Cnt ret=%d \n", error);
217 goto done;
218 }
219
220 mode |= KEEPON_DDR1C | KEEPON_DDR0C | KEEPON_DDR1 | KEEPON_DDR0;
221 error = rcar_iic_dvfs_send(PMIC, BKUP_MODE_CNT, mode);
222 if (error) {
223 ERROR("Failed send KEEPON_DDRx ret=%d \n", error);
224 goto done;
225 }
226
227 rcar_pwrc_set_suspend_to_ram();
228done:
229#else
230 rcar_pwrc_code_copy_to_system_ram();
231 if (rcar_iic_dvfs_send(PMIC, BKUP_MODE_CNT, P_ALL_OFF))
232 ERROR("BL3-1:Failed the SYSTEM-RESET.\n");
233#endif
234#else
235#if (RCAR_GEN3_ULCB == 1)
236 rcar_cpld_reset_cpu();
237#endif
238#endif
239#else
240 rcar_pwrc_system_reset();
241#endif
242 wfi();
243
244 ERROR("RCAR System Reset: operation not handled.\n");
245 panic();
246}
247
248static int rcar_validate_power_state(unsigned int power_state,
249 psci_power_state_t *req_state)
250{
251 unsigned int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
252 unsigned int pstate = psci_get_pstate_type(power_state);
253 uint32_t i;
254
255 if (pstate == PSTATE_TYPE_STANDBY) {
256 if (pwr_lvl != MPIDR_AFFLVL0)
257 return PSCI_E_INVALID_PARAMS;
258
259 req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
260 } else {
261 for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++)
262 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
263 }
264
265 if (psci_get_pstate_id(power_state))
266 return PSCI_E_INVALID_PARAMS;
267
268 return PSCI_E_SUCCESS;
269}
270
271#if RCAR_SYSTEM_SUSPEND
272static void rcar_get_sys_suspend_power_state(psci_power_state_t *req_state)
273{
274 unsigned long mpidr = read_mpidr_el1() & 0x0000ffffU;
275 int i;
276
277 if (mpidr != rcar_boot_mpidr)
278 goto deny;
279
280 for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
281 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
282
283 return;
284deny:
285 /* deny system suspend entry */
286 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PSCI_LOCAL_STATE_RUN;
287 for (i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++)
288 req_state->pwr_domain_state[i] = PLAT_MAX_RET_STATE;
289}
290#endif
291
292static const plat_psci_ops_t rcar_plat_psci_ops = {
293 .cpu_standby = rcar_cpu_standby,
294 .pwr_domain_on = rcar_pwr_domain_on,
295 .pwr_domain_off = rcar_pwr_domain_off,
296 .pwr_domain_suspend = rcar_pwr_domain_suspend,
297 .pwr_domain_on_finish = rcar_pwr_domain_on_finish,
298 .pwr_domain_suspend_finish = rcar_pwr_domain_suspend_finish,
299 .system_off = rcar_system_off,
300 .system_reset = rcar_system_reset,
301 .validate_power_state = rcar_validate_power_state,
302#if RCAR_SYSTEM_SUSPEND
303 .get_sys_suspend_power_state = rcar_get_sys_suspend_power_state,
304#endif
305};
306
307int plat_setup_psci_ops(uintptr_t sec_entrypoint, const plat_psci_ops_t **psci_ops)
308{
309 *psci_ops = &rcar_plat_psci_ops;
310 rcar_sec_entrypoint = sec_entrypoint;
311
312#if RCAR_SYSTEM_SUSPEND
313 rcar_pwrc_init_suspend_to_ram();
314#endif
315 return 0;
316}
317