blob: ec951432294c936423410a29bd86c3cebe3455a6 [file] [log] [blame]
developer65014b82015-04-13 14:47:57 +08001/*
2 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30#include <arm_gic.h>
31#include <assert.h>
32#include <bl_common.h>
33#include <console.h>
34#include <debug.h>
35#include <mcucfg.h>
36#include <mmio.h>
37#include <mtcmos.h>
38#include <plat_private.h>
39#include <platform.h>
40#include <spm.h>
41
42/*******************************************************************************
43 * Declarations of linker defined symbols which will help us find the layout
44 * of trusted SRAM
45 ******************************************************************************/
46unsigned long __RO_START__;
47unsigned long __RO_END__;
48
49unsigned long __COHERENT_RAM_START__;
50unsigned long __COHERENT_RAM_END__;
51
52/*
53 * The next 2 constants identify the extents of the code & RO data region.
54 * These addresses are used by the MMU setup code and therefore they must be
55 * page-aligned. It is the responsibility of the linker script to ensure that
56 * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
57 */
58#define BL31_RO_BASE (unsigned long)(&__RO_START__)
59#define BL31_RO_LIMIT (unsigned long)(&__RO_END__)
60
61/*
62 * The next 2 constants identify the extents of the coherent memory region.
63 * These addresses are used by the MMU setup code and therefore they must be
64 * page-aligned. It is the responsibility of the linker script to ensure that
65 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols
66 * refer to page-aligned addresses.
67 */
68#define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
69#define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
70
71static entry_point_info_t bl32_ep_info;
72static entry_point_info_t bl33_ep_info;
73
74static void platform_setup_cpu(void)
75{
76 /* turn off all the little core's power except cpu 0 */
77 mtcmos_little_cpu_off();
78
79 /* setup big cores */
80 mmio_write_32((uintptr_t)&mt8173_mcucfg->mp1_config_res,
81 MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK |
82 MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK |
83 MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK |
84 MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK |
85 MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK);
86 mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp1_miscdbg, MP1_AINACTS);
87 mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp1_clkenm_div,
88 MP1_SW_CG_GEN);
89 mmio_clrbits_32((uintptr_t)&mt8173_mcucfg->mp1_rst_ctl,
90 MP1_L2RSTDISABLE);
91
92 /* set big cores arm64 boot mode */
93 mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp1_cpucfg,
94 MP1_CPUCFG_64BIT);
95
96 /* set LITTLE cores arm64 boot mode */
97 mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp0_rv_addr[0].rv_addr_hw,
98 MP0_CPUCFG_64BIT);
developer53719632015-11-16 14:18:36 +080099
100 /* enable dcm control */
101 mmio_setbits_32((uintptr_t)&mt8173_mcucfg->bus_fabric_dcm_ctrl,
102 ADB400_GRP_DCM_EN | CCI400_GRP_DCM_EN | ADBCLK_GRP_DCM_EN |
103 EMICLK_GRP_DCM_EN | ACLK_GRP_DCM_EN | L2C_IDLE_DCM_EN |
104 INFRACLK_PSYS_DYNAMIC_CG_EN);
105 mmio_setbits_32((uintptr_t)&mt8173_mcucfg->l2c_sram_ctrl,
106 L2C_SRAM_DCM_EN);
107 mmio_setbits_32((uintptr_t)&mt8173_mcucfg->cci_clk_ctrl,
108 MCU_BUS_DCM_EN);
developer65014b82015-04-13 14:47:57 +0800109}
110
111/*******************************************************************************
112 * Return a pointer to the 'entry_point_info' structure of the next image for
113 * the security state specified. BL33 corresponds to the non-secure image type
114 * while BL32 corresponds to the secure image type. A NULL pointer is returned
115 * if the image does not exist.
116 ******************************************************************************/
117entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
118{
119 entry_point_info_t *next_image_info;
120
121 next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info;
122
123 /* None of the images on this platform can have 0x0 as the entrypoint */
124 if (next_image_info->pc)
125 return next_image_info;
126 else
127 return NULL;
128}
129
130/*******************************************************************************
131 * Perform any BL3-1 early platform setup. Here is an opportunity to copy
132 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
133 * are lost (potentially). This needs to be done before the MMU is initialized
134 * so that the memory layout can be used while creating page tables.
135 * BL2 has flushed this information to memory, so we are guaranteed to pick up
136 * good data.
137 ******************************************************************************/
138void bl31_early_platform_setup(bl31_params_t *from_bl2,
139 void *plat_params_from_bl2)
140{
141 console_init(MT8173_UART0_BASE, MT8173_UART_CLOCK, MT8173_BAUDRATE);
142
143 VERBOSE("bl31_setup\n");
144
145 assert(from_bl2 != NULL);
146 assert(from_bl2->h.type == PARAM_BL31);
147 assert(from_bl2->h.version >= VERSION_1);
148
149 assert(((unsigned long)plat_params_from_bl2) == MT_BL31_PLAT_PARAM_VAL);
150
151 bl32_ep_info = *from_bl2->bl32_ep_info;
152 bl33_ep_info = *from_bl2->bl33_ep_info;
153}
154
155/*******************************************************************************
156 * Perform any BL3-1 platform setup code
157 ******************************************************************************/
158void bl31_platform_setup(void)
159{
160 platform_setup_cpu();
161
162 plat_delay_timer_init();
163
164 /* Initialize the gic cpu and distributor interfaces */
165 plat_mt_gic_init();
166 arm_gic_setup();
167
168 /* Topologies are best known to the platform. */
169 mt_setup_topology();
170
171 /* Initialize spm at boot time */
172 spm_boot_init();
173}
174
175/*******************************************************************************
176 * Perform the very early platform specific architectural setup here. At the
177 * moment this is only intializes the mmu in a quick and dirty way.
178 ******************************************************************************/
179void bl31_plat_arch_setup(void)
180{
181 plat_cci_init();
182 plat_cci_enable();
183
184 plat_configure_mmu_el3(BL31_RO_BASE,
185 (BL31_COHERENT_RAM_LIMIT - BL31_RO_BASE),
186 BL31_RO_BASE,
187 BL31_RO_LIMIT,
188 BL31_COHERENT_RAM_BASE,
189 BL31_COHERENT_RAM_LIMIT);
190}
191