blob: 895f43f5b81c8e734c6ab152865298eea1c576a7 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
2 * Copyright (c) 2015-2018, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10#include <lib/mmio.h>
11
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020012#include "qos_init.h"
13#include "qos_common.h"
14#if RCAR_LSI == RCAR_AUTO
15#include "H3/qos_init_h3_v10.h"
16#include "H3/qos_init_h3_v11.h"
17#include "H3/qos_init_h3_v20.h"
18#include "H3/qos_init_h3_v30.h"
19#include "M3/qos_init_m3_v10.h"
20#include "M3/qos_init_m3_v11.h"
Marek Vasut3af20052019-02-25 14:57:08 +010021#include "M3/qos_init_m3_v30.h"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020022#include "M3N/qos_init_m3n_v10.h"
23#endif
24#if RCAR_LSI == RCAR_H3 /* H3 */
25#include "H3/qos_init_h3_v10.h"
26#include "H3/qos_init_h3_v11.h"
27#include "H3/qos_init_h3_v20.h"
28#include "H3/qos_init_h3_v30.h"
29#endif
30#if RCAR_LSI == RCAR_H3N /* H3 */
31#include "H3/qos_init_h3n_v30.h"
32#endif
33#if RCAR_LSI == RCAR_M3 /* M3 */
34#include "M3/qos_init_m3_v10.h"
35#include "M3/qos_init_m3_v11.h"
Marek Vasut3af20052019-02-25 14:57:08 +010036#include "M3/qos_init_m3_v30.h"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020037#endif
38#if RCAR_LSI == RCAR_M3N /* M3N */
39#include "M3N/qos_init_m3n_v10.h"
40#endif
41#if RCAR_LSI == RCAR_E3 /* E3 */
42#include "E3/qos_init_e3_v10.h"
43#endif
Marek Vasut6f39e3c2018-06-14 06:26:45 +020044#if RCAR_LSI == RCAR_D3 /* D3 */
45#include "D3/qos_init_d3.h"
46#endif
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020047
48 /* Product Register */
49#define PRR (0xFFF00044U)
50#define PRR_PRODUCT_MASK (0x00007F00U)
51#define PRR_CUT_MASK (0x000000FFU)
52#define PRR_PRODUCT_H3 (0x00004F00U) /* R-Car H3 */
53#define PRR_PRODUCT_M3 (0x00005200U) /* R-Car M3 */
54#define PRR_PRODUCT_M3N (0x00005500U) /* R-Car M3N */
55#define PRR_PRODUCT_E3 (0x00005700U) /* R-Car E3 */
Marek Vasut6f39e3c2018-06-14 06:26:45 +020056#define PRR_PRODUCT_D3 (0x00005800U) /* R-Car D3 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020057#define PRR_PRODUCT_10 (0x00U)
58#define PRR_PRODUCT_11 (0x01U)
59#define PRR_PRODUCT_20 (0x10U)
Marek Vasut3af20052019-02-25 14:57:08 +010060#define PRR_PRODUCT_21 (0x11U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020061#define PRR_PRODUCT_30 (0x20U)
62
Marek Vasut6f39e3c2018-06-14 06:26:45 +020063#if (RCAR_LSI != RCAR_E3) && (RCAR_LSI != RCAR_D3)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020064
65#define DRAM_CH_CNT 0x04
66uint32_t qos_init_ddr_ch;
67uint8_t qos_init_ddr_phyvalid;
68
69#endif
70
71#define PRR_PRODUCT_ERR(reg) \
72 do{ \
73 ERROR("LSI Product ID(PRR=0x%x) QoS " \
74 "initialize not supported.\n",reg); \
75 panic(); \
76 } while(0)
77
78#define PRR_CUT_ERR(reg) \
79 do{ \
80 ERROR("LSI Cut ID(PRR=0x%x) QoS " \
81 "initialize not supported.\n",reg); \
82 panic(); \
83 } while(0)
84
85void rcar_qos_init(void)
86{
87 uint32_t reg;
Marek Vasut6f39e3c2018-06-14 06:26:45 +020088#if (RCAR_LSI != RCAR_E3) && (RCAR_LSI != RCAR_D3)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020089 uint32_t i;
90
91 qos_init_ddr_ch = 0;
92 qos_init_ddr_phyvalid = get_boardcnf_phyvalid();
93 for (i = 0; i < DRAM_CH_CNT; i++) {
94 if ((qos_init_ddr_phyvalid & (1 << i))) {
95 qos_init_ddr_ch++;
96 }
97 }
98#endif
99
100 reg = mmio_read_32(PRR);
101#if (RCAR_LSI == RCAR_AUTO) || RCAR_LSI_CUT_COMPAT
102 switch (reg & PRR_PRODUCT_MASK) {
103 case PRR_PRODUCT_H3:
104#if (RCAR_LSI == RCAR_AUTO) || (RCAR_LSI == RCAR_H3)
105 switch (reg & PRR_CUT_MASK) {
106 case PRR_PRODUCT_10:
107 qos_init_h3_v10();
108 break;
109 case PRR_PRODUCT_11:
110 qos_init_h3_v11();
111 break;
112 case PRR_PRODUCT_20:
113 qos_init_h3_v20();
114 break;
115 case PRR_PRODUCT_30:
116 default:
117 qos_init_h3_v30();
118 break;
119 }
120#elif (RCAR_LSI == RCAR_H3N)
121 switch (reg & PRR_CUT_MASK) {
122 case PRR_PRODUCT_30:
123 default:
124 qos_init_h3n_v30();
125 break;
126 }
127#else
128 PRR_PRODUCT_ERR(reg);
129#endif
130 break;
131 case PRR_PRODUCT_M3:
132#if (RCAR_LSI == RCAR_AUTO) || (RCAR_LSI == RCAR_M3)
133 switch (reg & PRR_CUT_MASK) {
134 case PRR_PRODUCT_10:
135 qos_init_m3_v10();
136 break;
Marek Vasut3af20052019-02-25 14:57:08 +0100137 case PRR_PRODUCT_21: /* M3 Cut 13 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200138 qos_init_m3_v11();
139 break;
Marek Vasut3af20052019-02-25 14:57:08 +0100140 case PRR_PRODUCT_30: /* M3 Cut 30 */
141 default:
142 qos_init_m3_v30();
143 break;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200144 }
145#else
146 PRR_PRODUCT_ERR(reg);
147#endif
148 break;
149 case PRR_PRODUCT_M3N:
150#if (RCAR_LSI == RCAR_AUTO) || (RCAR_LSI == RCAR_M3N)
151 switch (reg & PRR_CUT_MASK) {
152 case PRR_PRODUCT_10:
153 default:
154 qos_init_m3n_v10();
155 break;
156 }
157#else
158 PRR_PRODUCT_ERR(reg);
159#endif
160 break;
161 case PRR_PRODUCT_E3:
162#if (RCAR_LSI == RCAR_E3)
163 switch (reg & PRR_CUT_MASK) {
164 case PRR_PRODUCT_10:
165 default:
166 qos_init_e3_v10();
167 break;
168 }
169#else
170 PRR_PRODUCT_ERR(reg);
171#endif
172 break;
Marek Vasut6f39e3c2018-06-14 06:26:45 +0200173 case PRR_PRODUCT_D3:
174#if (RCAR_LSI == RCAR_D3)
175 switch (reg & PRR_CUT_MASK) {
176 case PRR_PRODUCT_10:
177 default:
178 qos_init_d3();
179 break;
180 }
181#else
182 PRR_PRODUCT_ERR(reg);
183#endif
184 break;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200185 default:
186 PRR_PRODUCT_ERR(reg);
187 break;
188 }
189#else
190#if RCAR_LSI == RCAR_H3 /* H3 */
191#if RCAR_LSI_CUT == RCAR_CUT_10
192 /* H3 Cut 10 */
193 if ((PRR_PRODUCT_H3 | PRR_PRODUCT_10)
194 != (reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK))) {
195 PRR_PRODUCT_ERR(reg);
196 }
197 qos_init_h3_v10();
198#elif RCAR_LSI_CUT == RCAR_CUT_11
199 /* H3 Cut 11 */
200 if ((PRR_PRODUCT_H3 | PRR_PRODUCT_11)
201 != (reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK))) {
202 PRR_PRODUCT_ERR(reg);
203 }
204 qos_init_h3_v11();
205#elif RCAR_LSI_CUT == RCAR_CUT_20
206 /* H3 Cut 20 */
207 if ((PRR_PRODUCT_H3 | PRR_PRODUCT_20)
208 != (reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK))) {
209 PRR_PRODUCT_ERR(reg);
210 }
211 qos_init_h3_v20();
212#else
213 /* H3 Cut 30 or later */
214 if ((PRR_PRODUCT_H3)
215 != (reg & (PRR_PRODUCT_MASK))) {
216 PRR_PRODUCT_ERR(reg);
217 }
218 qos_init_h3_v30();
219#endif
220#elif RCAR_LSI == RCAR_H3N /* H3 */
221 /* H3N Cut 30 or later */
222 if ((PRR_PRODUCT_H3)
223 != (reg & (PRR_PRODUCT_MASK))) {
224 PRR_PRODUCT_ERR(reg);
225 }
226 qos_init_h3n_v30();
227#elif RCAR_LSI == RCAR_M3 /* M3 */
228#if RCAR_LSI_CUT == RCAR_CUT_10
229 /* M3 Cut 10 */
230 if ((PRR_PRODUCT_M3 | PRR_PRODUCT_10)
231 != (reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK))) {
232 PRR_PRODUCT_ERR(reg);
233 }
234 qos_init_m3_v10();
Marek Vasut3af20052019-02-25 14:57:08 +0100235#elif RCAR_LSI_CUT == RCAR_CUT_11
236 /* M3 Cut 11 */
237 if ((PRR_PRODUCT_M3 | PRR_PRODUCT_20)
238 != (reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK))) {
239 PRR_PRODUCT_ERR(reg);
240 }
241 qos_init_m3_v11();
242#elif RCAR_LSI_CUT == RCAR_CUT_13
243 /* M3 Cut 13 */
244 if ((PRR_PRODUCT_M3 | PRR_PRODUCT_21)
245 != (reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK))) {
246 PRR_PRODUCT_ERR(reg);
247 }
248 qos_init_m3_v11();
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200249#else
Marek Vasut3af20052019-02-25 14:57:08 +0100250 /* M3 Cut 30 or later */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200251 if ((PRR_PRODUCT_M3)
252 != (reg & (PRR_PRODUCT_MASK))) {
253 PRR_PRODUCT_ERR(reg);
254 }
Marek Vasut3af20052019-02-25 14:57:08 +0100255 qos_init_m3_v30();
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200256#endif
257#elif RCAR_LSI == RCAR_M3N /* M3N */
258 /* M3N Cut 10 or later */
259 if ((PRR_PRODUCT_M3N)
260 != (reg & (PRR_PRODUCT_MASK))) {
261 PRR_PRODUCT_ERR(reg);
262 }
263 qos_init_m3n_v10();
Marek Vasut6f39e3c2018-06-14 06:26:45 +0200264#elif RCAR_LSI == RCAR_D3 /* D3 */
265 /* D3 Cut 10 or later */
266 if ((PRR_PRODUCT_D3)
267 != (reg & (PRR_PRODUCT_MASK))) {
268 PRR_PRODUCT_ERR(reg);
269 }
270 qos_init_d3();
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200271#elif RCAR_LSI == RCAR_E3 /* E3 */
272 /* E3 Cut 10 or later */
273 if ((PRR_PRODUCT_E3)
274 != (reg & (PRR_PRODUCT_MASK))) {
275 PRR_PRODUCT_ERR(reg);
276 }
277 qos_init_e3_v10();
278#else
279#error "Don't have QoS initialize routine(Unknown chip)."
280#endif
281#endif
282}
283
Marek Vasut6f39e3c2018-06-14 06:26:45 +0200284#if (RCAR_LSI != RCAR_E3) && (RCAR_LSI != RCAR_D3)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200285uint32_t get_refperiod(void)
286{
287 uint32_t refperiod = QOSWT_WTSET0_CYCLE;
288
289#if (RCAR_LSI == RCAR_AUTO) || RCAR_LSI_CUT_COMPAT
290 uint32_t reg;
291
292 reg = mmio_read_32(PRR);
293 switch (reg & PRR_PRODUCT_MASK) {
294#if (RCAR_LSI == RCAR_AUTO) || (RCAR_LSI == RCAR_H3)
295 case PRR_PRODUCT_H3:
296 switch (reg & PRR_CUT_MASK) {
297 case PRR_PRODUCT_10:
298 case PRR_PRODUCT_11:
299 break;
300 case PRR_PRODUCT_20:
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200301 case PRR_PRODUCT_30:
302 default:
Marek Vasut48cc6932018-12-12 16:35:00 +0100303 refperiod = REFPERIOD_CYCLE;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200304 break;
305 }
306 break;
307#elif (RCAR_LSI == RCAR_H3N)
308 case PRR_PRODUCT_H3:
309 switch (reg & PRR_CUT_MASK) {
310 case PRR_PRODUCT_30:
311 default:
Marek Vasut48cc6932018-12-12 16:35:00 +0100312 refperiod = REFPERIOD_CYCLE;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200313 break;
314 }
315 break;
316#endif
317#if (RCAR_LSI == RCAR_AUTO) || (RCAR_LSI == RCAR_M3)
318 case PRR_PRODUCT_M3:
319 switch (reg & PRR_CUT_MASK) {
320 case PRR_PRODUCT_10:
321 break;
Marek Vasut48cc6932018-12-12 16:35:00 +0100322 case PRR_PRODUCT_20: /* M3 Cut 11 */
Marek Vasut3af20052019-02-25 14:57:08 +0100323 case PRR_PRODUCT_21: /* M3 Cut 13 */
324 case PRR_PRODUCT_30: /* M3 Cut 30 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200325 default:
Marek Vasut48cc6932018-12-12 16:35:00 +0100326 refperiod = REFPERIOD_CYCLE;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200327 break;
328 }
329 break;
330#endif
331#if (RCAR_LSI == RCAR_AUTO) || (RCAR_LSI == RCAR_M3N)
332 case PRR_PRODUCT_M3N:
Marek Vasut48cc6932018-12-12 16:35:00 +0100333 refperiod = REFPERIOD_CYCLE;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200334 break;
335#endif
336 default:
337 break;
338 }
339#elif RCAR_LSI == RCAR_H3
340#if RCAR_LSI_CUT == RCAR_CUT_10
341 /* H3 Cut 10 */
342#elif RCAR_LSI_CUT == RCAR_CUT_11
343 /* H3 Cut 11 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200344#else
Marek Vasut48cc6932018-12-12 16:35:00 +0100345 /* H3 Cut 20 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200346 /* H3 Cut 30 or later */
Marek Vasut48cc6932018-12-12 16:35:00 +0100347 refperiod = REFPERIOD_CYCLE;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200348#endif
349#elif RCAR_LSI == RCAR_H3N
350 /* H3N Cut 30 or later */
Marek Vasut48cc6932018-12-12 16:35:00 +0100351 refperiod = REFPERIOD_CYCLE;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200352#elif RCAR_LSI == RCAR_M3
353#if RCAR_LSI_CUT == RCAR_CUT_10
354 /* M3 Cut 10 */
355#else
Marek Vasut3af20052019-02-25 14:57:08 +0100356 /* M3 Cut 11 */
357 /* M3 Cut 13 */
358 /* M3 Cut 30 or later */
Marek Vasut48cc6932018-12-12 16:35:00 +0100359 refperiod = REFPERIOD_CYCLE;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200360#endif
361#elif RCAR_LSI == RCAR_M3N /* for M3N */
Marek Vasut48cc6932018-12-12 16:35:00 +0100362 refperiod = REFPERIOD_CYCLE;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200363#endif
364
365 return refperiod;
366}
Marek Vasut48cc6932018-12-12 16:35:00 +0100367#endif