blob: cbe272c23ecda07af1a1b16891635756e7a2b492 [file] [log] [blame]
Soby Mathewc6820d12016-05-09 17:49:55 +01001/*
Dimitris Papastamos0a4cded2018-01-02 11:37:02 +00002 * Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved.
Soby Mathewc6820d12016-05-09 17:49:55 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathewc6820d12016-05-09 17:49:55 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef ARCH_H
8#define ARCH_H
Soby Mathewc6820d12016-05-09 17:49:55 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Isla Mitchell02c63072017-07-21 14:44:36 +010011
Soby Mathewc6820d12016-05-09 17:49:55 +010012/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_REV_SHIFT U(0)
20#define MIDR_REV_BITS U(4)
21#define MIDR_PN_MASK U(0xfff)
22#define MIDR_PN_SHIFT U(4)
Soby Mathewc6820d12016-05-09 17:49:55 +010023
24/*******************************************************************************
25 * MPIDR macros
26 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010027#define MPIDR_MT_MASK (U(1) << 24)
Soby Mathewc6820d12016-05-09 17:49:55 +010028#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
29#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010030#define MPIDR_AFFINITY_BITS U(8)
31#define MPIDR_AFFLVL_MASK U(0xff)
32#define MPIDR_AFFLVL_SHIFT U(3)
33#define MPIDR_AFF0_SHIFT U(0)
34#define MPIDR_AFF1_SHIFT U(8)
35#define MPIDR_AFF2_SHIFT U(16)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000036#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010037#define MPIDR_AFFINITY_MASK U(0x00ffffff)
38#define MPIDR_AFFLVL0 U(0)
39#define MPIDR_AFFLVL1 U(1)
40#define MPIDR_AFFLVL2 U(2)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000041#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Soby Mathewc6820d12016-05-09 17:49:55 +010042
43#define MPIDR_AFFLVL0_VAL(mpidr) \
44 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
45#define MPIDR_AFFLVL1_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL2_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010049#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Soby Mathewc6820d12016-05-09 17:49:55 +010050
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000051#define MPIDR_AFF_ID(mpid, n) \
52 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
53
54#define MPID_MASK (MPIDR_MT_MASK |\
55 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
56 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
57 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
58
59/*
60 * An invalid MPID. This value can be used by functions that return an MPID to
61 * indicate an error.
62 */
63#define INVALID_MPID U(0xFFFFFFFF)
64
Soby Mathewc6820d12016-05-09 17:49:55 +010065/*
66 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
67 * add one while using this macro to define array sizes.
68 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010069#define MPIDR_MAX_AFFLVL U(2)
Soby Mathewc6820d12016-05-09 17:49:55 +010070
71/* Data Cache set/way op type defines */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010072#define DC_OP_ISW U(0x0)
73#define DC_OP_CISW U(0x1)
74#define DC_OP_CSW U(0x2)
Soby Mathewc6820d12016-05-09 17:49:55 +010075
76/*******************************************************************************
77 * Generic timer memory mapped registers & offsets
78 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010079#define CNTCR_OFF U(0x000)
80#define CNTFID_OFF U(0x020)
Soby Mathewc6820d12016-05-09 17:49:55 +010081
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010082#define CNTCR_EN (U(1) << 0)
83#define CNTCR_HDBG (U(1) << 1)
Soby Mathewc6820d12016-05-09 17:49:55 +010084#define CNTCR_FCREQ(x) ((x) << 8)
85
86/*******************************************************************************
87 * System register bit definitions
88 ******************************************************************************/
89/* CLIDR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010090#define LOUIS_SHIFT U(21)
91#define LOC_SHIFT U(24)
92#define CLIDR_FIELD_WIDTH U(3)
Soby Mathewc6820d12016-05-09 17:49:55 +010093
94/* CSSELR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010095#define LEVEL_SHIFT U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +010096
Sathees Balya0911df12018-12-06 13:33:24 +000097/* ID_PFR0 AMU definitions */
Dimitris Papastamosdda48b02017-10-17 14:03:14 +010098#define ID_PFR0_AMU_SHIFT U(20)
99#define ID_PFR0_AMU_LENGTH U(4)
100#define ID_PFR0_AMU_MASK U(0xf)
101
Sathees Balya0911df12018-12-06 13:33:24 +0000102/* ID_PFR0 DIT definitions */
103#define ID_PFR0_DIT_SHIFT U(24)
104#define ID_PFR0_DIT_LENGTH U(4)
105#define ID_PFR0_DIT_MASK U(0xf)
106#define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT)
107
Soby Mathewc6820d12016-05-09 17:49:55 +0100108/* ID_PFR1 definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100109#define ID_PFR1_VIRTEXT_SHIFT U(12)
110#define ID_PFR1_VIRTEXT_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100111#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
112 & ID_PFR1_VIRTEXT_MASK)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100113#define ID_PFR1_GIC_SHIFT U(28)
114#define ID_PFR1_GIC_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100115
116/* SCTLR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100117#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
118 (U(1) << 3))
Etienne Carriere70a004b2017-11-05 22:56:03 +0100119#if ARM_ARCH_MAJOR == 7
120#define SCTLR_RES1 SCTLR_RES1_DEF
121#else
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100122#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
Etienne Carriere70a004b2017-11-05 22:56:03 +0100123#endif
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100124#define SCTLR_M_BIT (U(1) << 0)
125#define SCTLR_A_BIT (U(1) << 1)
126#define SCTLR_C_BIT (U(1) << 2)
127#define SCTLR_CP15BEN_BIT (U(1) << 5)
128#define SCTLR_ITD_BIT (U(1) << 7)
129#define SCTLR_Z_BIT (U(1) << 11)
130#define SCTLR_I_BIT (U(1) << 12)
131#define SCTLR_V_BIT (U(1) << 13)
132#define SCTLR_RR_BIT (U(1) << 14)
133#define SCTLR_NTWI_BIT (U(1) << 16)
134#define SCTLR_NTWE_BIT (U(1) << 18)
135#define SCTLR_WXN_BIT (U(1) << 19)
136#define SCTLR_UWXN_BIT (U(1) << 20)
137#define SCTLR_EE_BIT (U(1) << 25)
138#define SCTLR_TRE_BIT (U(1) << 28)
139#define SCTLR_AFE_BIT (U(1) << 29)
140#define SCTLR_TE_BIT (U(1) << 30)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000141#define SCTLR_DSSBS_BIT (U(1) << 31)
David Cunadofee86532017-04-13 22:38:29 +0100142#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
143 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
Soby Mathewc6820d12016-05-09 17:49:55 +0100144
dp-arm595d0d52017-02-08 11:51:50 +0000145/* SDCR definitions */
146#define SDCR_SPD(x) ((x) << 14)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100147#define SDCR_SPD_LEGACY U(0x0)
148#define SDCR_SPD_DISABLE U(0x2)
149#define SDCR_SPD_ENABLE U(0x3)
150#define SDCR_RESET_VAL U(0x0)
dp-arm595d0d52017-02-08 11:51:50 +0000151
Soby Mathewc6820d12016-05-09 17:49:55 +0100152/* HSCTLR definitions */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000153#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100154 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
155 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
156
157#define HSCTLR_M_BIT (U(1) << 0)
158#define HSCTLR_A_BIT (U(1) << 1)
159#define HSCTLR_C_BIT (U(1) << 2)
160#define HSCTLR_CP15BEN_BIT (U(1) << 5)
161#define HSCTLR_ITD_BIT (U(1) << 7)
162#define HSCTLR_SED_BIT (U(1) << 8)
163#define HSCTLR_I_BIT (U(1) << 12)
164#define HSCTLR_WXN_BIT (U(1) << 19)
165#define HSCTLR_EE_BIT (U(1) << 25)
166#define HSCTLR_TE_BIT (U(1) << 30)
Soby Mathewc6820d12016-05-09 17:49:55 +0100167
168/* CPACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100169#define CPACR_FPEN(x) ((x) << 20)
170#define CPACR_FP_TRAP_PL0 U(0x1)
171#define CPACR_FP_TRAP_ALL U(0x2)
172#define CPACR_FP_TRAP_NONE U(0x3)
Soby Mathewc6820d12016-05-09 17:49:55 +0100173
174/* SCR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100175#define SCR_TWE_BIT (U(1) << 13)
176#define SCR_TWI_BIT (U(1) << 12)
177#define SCR_SIF_BIT (U(1) << 9)
178#define SCR_HCE_BIT (U(1) << 8)
179#define SCR_SCD_BIT (U(1) << 7)
180#define SCR_NET_BIT (U(1) << 6)
181#define SCR_AW_BIT (U(1) << 5)
182#define SCR_FW_BIT (U(1) << 4)
183#define SCR_EA_BIT (U(1) << 3)
184#define SCR_FIQ_BIT (U(1) << 2)
185#define SCR_IRQ_BIT (U(1) << 1)
186#define SCR_NS_BIT (U(1) << 0)
187#define SCR_VALID_BIT_MASK U(0x33ff)
188#define SCR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100189
190#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
191
192/* HCR definitions */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000193#define HCR_TGE_BIT (U(1) << 27)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100194#define HCR_AMO_BIT (U(1) << 5)
195#define HCR_IMO_BIT (U(1) << 4)
196#define HCR_FMO_BIT (U(1) << 3)
197#define HCR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100198
199/* CNTHCTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100200#define CNTHCTL_RESET_VAL U(0x0)
201#define PL1PCEN_BIT (U(1) << 1)
202#define PL1PCTEN_BIT (U(1) << 0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100203
204/* CNTKCTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100205#define PL0PTEN_BIT (U(1) << 9)
206#define PL0VTEN_BIT (U(1) << 8)
207#define PL0PCTEN_BIT (U(1) << 0)
208#define PL0VCTEN_BIT (U(1) << 1)
209#define EVNTEN_BIT (U(1) << 2)
210#define EVNTDIR_BIT (U(1) << 3)
211#define EVNTI_SHIFT U(4)
212#define EVNTI_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100213
214/* HCPTR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100215#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
216#define TCPAC_BIT (U(1) << 31)
217#define TAM_BIT (U(1) << 30)
218#define TTA_BIT (U(1) << 20)
Sandrine Bailleux6061c452018-07-13 10:04:12 +0200219#define TCP11_BIT (U(1) << 11)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100220#define TCP10_BIT (U(1) << 10)
David Cunadofee86532017-04-13 22:38:29 +0100221#define HCPTR_RESET_VAL HCPTR_RES1
222
223/* VTTBR defintions */
224#define VTTBR_RESET_VAL ULL(0x0)
225#define VTTBR_VMID_MASK ULL(0xff)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100226#define VTTBR_VMID_SHIFT U(48)
227#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
228#define VTTBR_BADDR_SHIFT U(0)
David Cunadofee86532017-04-13 22:38:29 +0100229
230/* HDCR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100231#define HDCR_RESET_VAL U(0x0)
David Cunadofee86532017-04-13 22:38:29 +0100232
233/* HSTR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100234#define HSTR_RESET_VAL U(0x0)
David Cunadofee86532017-04-13 22:38:29 +0100235
236/* CNTHP_CTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100237#define CNTHP_CTL_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100238
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000239/* NSACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100240#define NSASEDIS_BIT (U(1) << 15)
241#define NSTRCDIS_BIT (U(1) << 20)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100242#define NSACR_CP11_BIT (U(1) << 11)
243#define NSACR_CP10_BIT (U(1) << 10)
244#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
David Cunadofee86532017-04-13 22:38:29 +0100245#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100246#define NSACR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100247
248/* CPACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100249#define ASEDIS_BIT (U(1) << 31)
250#define TRCDIS_BIT (U(1) << 28)
251#define CPACR_CP11_SHIFT U(22)
252#define CPACR_CP10_SHIFT U(20)
253#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
254 (U(0x3) << CPACR_CP10_SHIFT))
255#define CPACR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100256
257/* FPEXC definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100258#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
259#define FPEXC_EN_BIT (U(1) << 30)
David Cunadofee86532017-04-13 22:38:29 +0100260#define FPEXC_RESET_VAL FPEXC_RES1
Soby Mathewc6820d12016-05-09 17:49:55 +0100261
262/* SPSR/CPSR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100263#define SPSR_FIQ_BIT (U(1) << 0)
264#define SPSR_IRQ_BIT (U(1) << 1)
265#define SPSR_ABT_BIT (U(1) << 2)
266#define SPSR_AIF_SHIFT U(6)
267#define SPSR_AIF_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100268
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100269#define SPSR_E_SHIFT U(9)
270#define SPSR_E_MASK U(0x1)
271#define SPSR_E_LITTLE U(0)
272#define SPSR_E_BIG U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100273
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100274#define SPSR_T_SHIFT U(5)
275#define SPSR_T_MASK U(0x1)
276#define SPSR_T_ARM U(0)
277#define SPSR_T_THUMB U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100278
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100279#define SPSR_MODE_SHIFT U(0)
280#define SPSR_MODE_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100281
282#define DISABLE_ALL_EXCEPTIONS \
283 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
284
Sathees Balya0911df12018-12-06 13:33:24 +0000285#define CPSR_DIT_BIT (U(1) << 21)
Soby Mathewc6820d12016-05-09 17:49:55 +0100286/*
287 * TTBCR definitions
288 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100289#define TTBCR_EAE_BIT (U(1) << 31)
Soby Mathewc6820d12016-05-09 17:49:55 +0100290
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100291#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
292#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
293#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
Soby Mathewc6820d12016-05-09 17:49:55 +0100294
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100295#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
296#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
297#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
298#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
Soby Mathewc6820d12016-05-09 17:49:55 +0100299
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100300#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
301#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
302#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
303#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
Soby Mathewc6820d12016-05-09 17:49:55 +0100304
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100305#define TTBCR_EPD1_BIT (U(1) << 23)
306#define TTBCR_A1_BIT (U(1) << 22)
Soby Mathewc6820d12016-05-09 17:49:55 +0100307
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100308#define TTBCR_T1SZ_SHIFT U(16)
309#define TTBCR_T1SZ_MASK U(0x7)
310#define TTBCR_TxSZ_MIN U(0)
311#define TTBCR_TxSZ_MAX U(7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100312
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100313#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
314#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
315#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Soby Mathewc6820d12016-05-09 17:49:55 +0100316
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100317#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
318#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
319#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
320#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Soby Mathewc6820d12016-05-09 17:49:55 +0100321
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100322#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
323#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
324#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
325#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
Soby Mathewc6820d12016-05-09 17:49:55 +0100326
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100327#define TTBCR_EPD0_BIT (U(1) << 7)
328#define TTBCR_T0SZ_SHIFT U(0)
329#define TTBCR_T0SZ_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100330
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100331/*
332 * HTCR definitions
333 */
334#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
335
336#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
337#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
338#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
339
340#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
341#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
342#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
343#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
344
345#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
346#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
347#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
348#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
349
350#define HTCR_T0SZ_SHIFT U(0)
351#define HTCR_T0SZ_MASK U(0x7)
352
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100353#define MODE_RW_SHIFT U(0x4)
354#define MODE_RW_MASK U(0x1)
355#define MODE_RW_32 U(0x1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100356
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100357#define MODE32_SHIFT U(0)
358#define MODE32_MASK U(0x1f)
359#define MODE32_usr U(0x10)
360#define MODE32_fiq U(0x11)
361#define MODE32_irq U(0x12)
362#define MODE32_svc U(0x13)
363#define MODE32_mon U(0x16)
364#define MODE32_abt U(0x17)
365#define MODE32_hyp U(0x1a)
366#define MODE32_und U(0x1b)
367#define MODE32_sys U(0x1f)
Soby Mathewc6820d12016-05-09 17:49:55 +0100368
369#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
370
371#define SPSR_MODE32(mode, isa, endian, aif) \
372 (MODE_RW_32 << MODE_RW_SHIFT | \
373 ((mode) & MODE32_MASK) << MODE32_SHIFT | \
374 ((isa) & SPSR_T_MASK) << SPSR_T_SHIFT | \
375 ((endian) & SPSR_E_MASK) << SPSR_E_SHIFT | \
376 ((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)
377
378/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100379 * TTBR definitions
380 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100381#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100382
383/*
Soby Mathewc6820d12016-05-09 17:49:55 +0100384 * CTR definitions
385 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100386#define CTR_CWG_SHIFT U(24)
387#define CTR_CWG_MASK U(0xf)
388#define CTR_ERG_SHIFT U(20)
389#define CTR_ERG_MASK U(0xf)
390#define CTR_DMINLINE_SHIFT U(16)
391#define CTR_DMINLINE_WIDTH U(4)
392#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
393#define CTR_L1IP_SHIFT U(14)
394#define CTR_L1IP_MASK U(0x3)
395#define CTR_IMINLINE_SHIFT U(0)
396#define CTR_IMINLINE_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100397
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100398#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Soby Mathewc6820d12016-05-09 17:49:55 +0100399
David Cunado5f55e282016-10-31 17:37:34 +0000400/* PMCR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100401#define PMCR_N_SHIFT U(11)
402#define PMCR_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +0000403#define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100404#define PMCR_LC_BIT (U(1) << 6)
405#define PMCR_DP_BIT (U(1) << 5)
David Cunado5f55e282016-10-31 17:37:34 +0000406
Soby Mathewc6820d12016-05-09 17:49:55 +0100407/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000408 * Definitions of register offsets, fields and macros for CPU system
409 * instructions.
410 ******************************************************************************/
411
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100412#define TLBI_ADDR_SHIFT U(0)
413#define TLBI_ADDR_MASK U(0xFFFFF000)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000414#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
415
416/*******************************************************************************
Soby Mathewc6820d12016-05-09 17:49:55 +0100417 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
418 * system level implementation of the Generic Timer.
419 ******************************************************************************/
Soby Mathew2d9f7952018-06-11 16:21:30 +0100420#define CNTCTLBASE_CNTFRQ U(0x0)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100421#define CNTNSAR U(0x4)
Soby Mathewc6820d12016-05-09 17:49:55 +0100422#define CNTNSAR_NS_SHIFT(x) (x)
423
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100424#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
425#define CNTACR_RPCT_SHIFT U(0x0)
426#define CNTACR_RVCT_SHIFT U(0x1)
427#define CNTACR_RFRQ_SHIFT U(0x2)
428#define CNTACR_RVOFF_SHIFT U(0x3)
429#define CNTACR_RWVT_SHIFT U(0x4)
430#define CNTACR_RWPT_SHIFT U(0x5)
Soby Mathewc6820d12016-05-09 17:49:55 +0100431
Soby Mathew2d9f7952018-06-11 16:21:30 +0100432/*******************************************************************************
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000433 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew2d9f7952018-06-11 16:21:30 +0100434 * system level implementation of the Generic Timer.
435 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000436/* Physical Count register. */
437#define CNTPCT_LO U(0x0)
438/* Counter Frequency register. */
439#define CNTBASEN_CNTFRQ U(0x10)
440/* Physical Timer CompareValue register. */
441#define CNTP_CVAL_LO U(0x20)
442/* Physical Timer Control register. */
443#define CNTP_CTL U(0x2c)
444
445/* Physical timer control register bit fields shifts and masks */
446#define CNTP_CTL_ENABLE_SHIFT 0
447#define CNTP_CTL_IMASK_SHIFT 1
448#define CNTP_CTL_ISTATUS_SHIFT 2
449
450#define CNTP_CTL_ENABLE_MASK U(1)
451#define CNTP_CTL_IMASK_MASK U(1)
452#define CNTP_CTL_ISTATUS_MASK U(1)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100453
Soby Mathewc6820d12016-05-09 17:49:55 +0100454/* MAIR macros */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000455#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
456#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
Soby Mathewc6820d12016-05-09 17:49:55 +0100457
458/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
459#define SCR p15, 0, c1, c1, 0
460#define SCTLR p15, 0, c1, c0, 0
Etienne Carriere70a004b2017-11-05 22:56:03 +0100461#define ACTLR p15, 0, c1, c0, 1
dp-arm595d0d52017-02-08 11:51:50 +0000462#define SDCR p15, 0, c1, c3, 1
Soby Mathewc6820d12016-05-09 17:49:55 +0100463#define MPIDR p15, 0, c0, c0, 5
464#define MIDR p15, 0, c0, c0, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000465#define HVBAR p15, 4, c12, c0, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100466#define VBAR p15, 0, c12, c0, 0
467#define MVBAR p15, 0, c12, c0, 1
468#define NSACR p15, 0, c1, c1, 2
469#define CPACR p15, 0, c1, c0, 2
470#define DCCIMVAC p15, 0, c7, c14, 1
471#define DCCMVAC p15, 0, c7, c10, 1
472#define DCIMVAC p15, 0, c7, c6, 1
473#define DCCISW p15, 0, c7, c14, 2
474#define DCCSW p15, 0, c7, c10, 2
475#define DCISW p15, 0, c7, c6, 2
476#define CTR p15, 0, c0, c0, 1
477#define CNTFRQ p15, 0, c14, c0, 0
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100478#define ID_PFR0 p15, 0, c0, c1, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100479#define ID_PFR1 p15, 0, c0, c1, 1
480#define MAIR0 p15, 0, c10, c2, 0
481#define MAIR1 p15, 0, c10, c2, 1
482#define TTBCR p15, 0, c2, c0, 2
483#define TTBR0 p15, 0, c2, c0, 0
484#define TTBR1 p15, 0, c2, c0, 1
485#define TLBIALL p15, 0, c8, c7, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000486#define TLBIALLH p15, 4, c8, c7, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100487#define TLBIALLIS p15, 0, c8, c3, 0
488#define TLBIMVA p15, 0, c8, c7, 1
489#define TLBIMVAA p15, 0, c8, c7, 3
Antonio Nino Diazac998032017-02-27 17:23:54 +0000490#define TLBIMVAAIS p15, 0, c8, c3, 3
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100491#define TLBIMVAHIS p15, 4, c8, c3, 1
Antonio Nino Diazac998032017-02-27 17:23:54 +0000492#define BPIALLIS p15, 0, c7, c1, 6
Dimitris Papastamos0a4cded2018-01-02 11:37:02 +0000493#define BPIALL p15, 0, c7, c5, 6
494#define ICIALLU p15, 0, c7, c5, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100495#define HSCTLR p15, 4, c1, c0, 0
496#define HCR p15, 4, c1, c1, 0
497#define HCPTR p15, 4, c1, c1, 2
David Cunadofee86532017-04-13 22:38:29 +0100498#define HSTR p15, 4, c1, c1, 3
Soby Mathewc6820d12016-05-09 17:49:55 +0100499#define CNTHCTL p15, 4, c14, c1, 0
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000500#define CNTKCTL p15, 0, c14, c1, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100501#define VPIDR p15, 4, c0, c0, 0
502#define VMPIDR p15, 4, c0, c0, 5
503#define ISR p15, 0, c12, c1, 0
504#define CLIDR p15, 1, c0, c0, 1
505#define CSSELR p15, 2, c0, c0, 0
506#define CCSIDR p15, 1, c0, c0, 0
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100507#define HTCR p15, 4, c2, c0, 2
508#define HMAIR0 p15, 4, c10, c2, 0
Douglas Raillard77414632018-08-21 12:54:45 +0100509#define ATS1CPR p15, 0, c7, c8, 0
510#define ATS1HR p15, 4, c7, c8, 0
Yatharth Kochara9f776c2016-11-10 16:17:51 +0000511#define DBGOSDLR p14, 0, c1, c3, 4
Soby Mathewc6820d12016-05-09 17:49:55 +0100512
David Cunado5f55e282016-10-31 17:37:34 +0000513/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
514#define HDCR p15, 4, c1, c1, 1
David Cunado5f55e282016-10-31 17:37:34 +0000515#define PMCR p15, 0, c9, c12, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000516#define CNTHP_TVAL p15, 4, c14, c2, 0
David Cunadoc14b08e2016-11-25 00:21:59 +0000517#define CNTHP_CTL p15, 4, c14, c2, 1
David Cunado5f55e282016-10-31 17:37:34 +0000518
Etienne Carriere70a004b2017-11-05 22:56:03 +0100519/* AArch32 coproc registers for 32bit MMU descriptor support */
520#define PRRR p15, 0, c10, c2, 0
521#define NMRR p15, 0, c10, c2, 1
522#define DACR p15, 0, c3, c0, 0
523
Soby Mathewc6820d12016-05-09 17:49:55 +0100524/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
525#define ICC_IAR1 p15, 0, c12, c12, 0
526#define ICC_IAR0 p15, 0, c12, c8, 0
527#define ICC_EOIR1 p15, 0, c12, c12, 1
528#define ICC_EOIR0 p15, 0, c12, c8, 1
529#define ICC_HPPIR1 p15, 0, c12, c12, 2
530#define ICC_HPPIR0 p15, 0, c12, c8, 2
531#define ICC_BPR1 p15, 0, c12, c12, 3
532#define ICC_BPR0 p15, 0, c12, c8, 3
533#define ICC_DIR p15, 0, c12, c11, 1
534#define ICC_PMR p15, 0, c4, c6, 0
535#define ICC_RPR p15, 0, c12, c11, 3
536#define ICC_CTLR p15, 0, c12, c12, 4
537#define ICC_MCTLR p15, 6, c12, c12, 4
538#define ICC_SRE p15, 0, c12, c12, 5
539#define ICC_HSRE p15, 4, c12, c9, 5
540#define ICC_MSRE p15, 6, c12, c12, 5
541#define ICC_IGRPEN0 p15, 0, c12, c12, 6
542#define ICC_IGRPEN1 p15, 0, c12, c12, 7
543#define ICC_MGRPEN1 p15, 6, c12, c12, 7
544
545/* 64 bit system register defines The format is: coproc, opt1, CRm */
546#define TTBR0_64 p15, 0, c2
547#define TTBR1_64 p15, 1, c2
548#define CNTVOFF_64 p15, 4, c14
549#define VTTBR_64 p15, 6, c2
550#define CNTPCT_64 p15, 0, c14
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100551#define HTTBR_64 p15, 4, c2
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000552#define CNTHP_CVAL_64 p15, 6, c14
Douglas Raillard77414632018-08-21 12:54:45 +0100553#define PAR_64 p15, 0, c7
Soby Mathewc6820d12016-05-09 17:49:55 +0100554
555/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
556#define ICC_SGI1R_EL1_64 p15, 0, c12
557#define ICC_ASGI1R_EL1_64 p15, 1, c12
558#define ICC_SGI0R_EL1_64 p15, 2, c12
559
Isla Mitchell02c63072017-07-21 14:44:36 +0100560/*******************************************************************************
561 * Definitions of MAIR encodings for device and normal memory
562 ******************************************************************************/
563/*
564 * MAIR encodings for device memory attributes.
565 */
566#define MAIR_DEV_nGnRnE U(0x0)
567#define MAIR_DEV_nGnRE U(0x4)
568#define MAIR_DEV_nGRE U(0x8)
569#define MAIR_DEV_GRE U(0xc)
570
571/*
572 * MAIR encodings for normal memory attributes.
573 *
574 * Cache Policy
575 * WT: Write Through
576 * WB: Write Back
577 * NC: Non-Cacheable
578 *
579 * Transient Hint
580 * NTR: Non-Transient
581 * TR: Transient
582 *
583 * Allocation Policy
584 * RA: Read Allocate
585 * WA: Write Allocate
586 * RWA: Read and Write Allocate
587 * NA: No Allocation
588 */
589#define MAIR_NORM_WT_TR_WA U(0x1)
590#define MAIR_NORM_WT_TR_RA U(0x2)
591#define MAIR_NORM_WT_TR_RWA U(0x3)
592#define MAIR_NORM_NC U(0x4)
593#define MAIR_NORM_WB_TR_WA U(0x5)
594#define MAIR_NORM_WB_TR_RA U(0x6)
595#define MAIR_NORM_WB_TR_RWA U(0x7)
596#define MAIR_NORM_WT_NTR_NA U(0x8)
597#define MAIR_NORM_WT_NTR_WA U(0x9)
598#define MAIR_NORM_WT_NTR_RA U(0xa)
599#define MAIR_NORM_WT_NTR_RWA U(0xb)
600#define MAIR_NORM_WB_NTR_NA U(0xc)
601#define MAIR_NORM_WB_NTR_WA U(0xd)
602#define MAIR_NORM_WB_NTR_RA U(0xe)
603#define MAIR_NORM_WB_NTR_RWA U(0xf)
604
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100605#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell02c63072017-07-21 14:44:36 +0100606
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100607#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
608 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell02c63072017-07-21 14:44:36 +0100609
Douglas Raillard77414632018-08-21 12:54:45 +0100610/* PAR fields */
611#define PAR_F_SHIFT U(0)
612#define PAR_F_MASK ULL(0x1)
613#define PAR_ADDR_SHIFT U(12)
Yann Gautier812c3252018-09-20 15:48:52 +0200614#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
Douglas Raillard77414632018-08-21 12:54:45 +0100615
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100616/*******************************************************************************
617 * Definitions for system register interface to AMU for ARMv8.4 onwards
618 ******************************************************************************/
619#define AMCR p15, 0, c13, c2, 0
620#define AMCFGR p15, 0, c13, c2, 1
621#define AMCGCR p15, 0, c13, c2, 2
622#define AMUSERENR p15, 0, c13, c2, 3
623#define AMCNTENCLR0 p15, 0, c13, c2, 4
624#define AMCNTENSET0 p15, 0, c13, c2, 5
625#define AMCNTENCLR1 p15, 0, c13, c3, 0
Joel Hutton0dcdd8d2017-12-21 15:21:20 +0000626#define AMCNTENSET1 p15, 0, c13, c3, 1
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100627
628/* Activity Monitor Group 0 Event Counter Registers */
629#define AMEVCNTR00 p15, 0, c0
630#define AMEVCNTR01 p15, 1, c0
631#define AMEVCNTR02 p15, 2, c0
632#define AMEVCNTR03 p15, 3, c0
633
634/* Activity Monitor Group 0 Event Type Registers */
635#define AMEVTYPER00 p15, 0, c13, c6, 0
636#define AMEVTYPER01 p15, 0, c13, c6, 1
637#define AMEVTYPER02 p15, 0, c13, c6, 2
638#define AMEVTYPER03 p15, 0, c13, c6, 3
639
Joel Hutton2691bc62017-12-12 15:47:55 +0000640/* Activity Monitor Group 1 Event Counter Registers */
641#define AMEVCNTR10 p15, 0, c4
642#define AMEVCNTR11 p15, 1, c4
643#define AMEVCNTR12 p15, 2, c4
644#define AMEVCNTR13 p15, 3, c4
645#define AMEVCNTR14 p15, 4, c4
646#define AMEVCNTR15 p15, 5, c4
647#define AMEVCNTR16 p15, 6, c4
648#define AMEVCNTR17 p15, 7, c4
649#define AMEVCNTR18 p15, 0, c5
650#define AMEVCNTR19 p15, 1, c5
651#define AMEVCNTR1A p15, 2, c5
652#define AMEVCNTR1B p15, 3, c5
653#define AMEVCNTR1C p15, 4, c5
654#define AMEVCNTR1D p15, 5, c5
655#define AMEVCNTR1E p15, 6, c5
656#define AMEVCNTR1F p15, 7, c5
657
658/* Activity Monitor Group 1 Event Type Registers */
659#define AMEVTYPER10 p15, 0, c13, c14, 0
660#define AMEVTYPER11 p15, 0, c13, c14, 1
661#define AMEVTYPER12 p15, 0, c13, c14, 2
662#define AMEVTYPER13 p15, 0, c13, c14, 3
663#define AMEVTYPER14 p15, 0, c13, c14, 4
664#define AMEVTYPER15 p15, 0, c13, c14, 5
665#define AMEVTYPER16 p15, 0, c13, c14, 6
666#define AMEVTYPER17 p15, 0, c13, c14, 7
667#define AMEVTYPER18 p15, 0, c13, c15, 0
668#define AMEVTYPER19 p15, 0, c13, c15, 1
669#define AMEVTYPER1A p15, 0, c13, c15, 2
670#define AMEVTYPER1B p15, 0, c13, c15, 3
671#define AMEVTYPER1C p15, 0, c13, c15, 4
672#define AMEVTYPER1D p15, 0, c13, c15, 5
673#define AMEVTYPER1E p15, 0, c13, c15, 6
674#define AMEVTYPER1F p15, 0, c13, c15, 7
675
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000676#endif /* ARCH_H */