blob: 728bcd0616598430f3a580f6c0975c261c8a589d [file] [log] [blame]
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +00001/*
Carlo Caione49488322019-08-24 17:28:23 +01002 * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +00003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
Carlo Caione49488322019-08-24 17:28:23 +01008#include <crypto/sha_dma.h>
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +00009#include <lib/mmio.h>
10#include <plat/common/platform.h>
11#include <platform_def.h>
12#include <string.h>
13
Carlo Caione49488322019-08-24 17:28:23 +010014#include "aml_private.h"
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000015
16#define SIZE_SHIFT 20
17#define SIZE_MASK 0x1FF
Remi Pommarel1a13b222019-03-28 20:55:13 +010018#define SIZE_FWBLK 0x200UL
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000019
20/*
21 * Note: The Amlogic SCP firmware uses the legacy SCPI protocol.
22 */
23#define SCPI_CMD_SET_CSS_POWER_STATE 0x04
24#define SCPI_CMD_SET_SYS_POWER_STATE 0x08
25
26#define SCPI_CMD_JTAG_SET_STATE 0xC0
27#define SCPI_CMD_EFUSE_READ 0xC2
28
Remi Pommarel1a13b222019-03-28 20:55:13 +010029#define SCPI_CMD_COPY_FW 0xd4
30#define SCPI_CMD_SET_FW_ADDR 0xd3
31#define SCPI_CMD_FW_SIZE 0xd2
32
Carlo Caione7bb83022019-08-28 10:08:24 +010033static inline uint32_t aml_scpi_cmd(uint32_t command, uint32_t size)
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000034{
35 return command | (size << SIZE_SHIFT);
36}
37
Carlo Caione7bb83022019-08-28 10:08:24 +010038static void aml_scpi_secure_message_send(uint32_t command, uint32_t size)
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000039{
Carlo Caione7bb83022019-08-28 10:08:24 +010040 aml_mhu_secure_message_send(aml_scpi_cmd(command, size));
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000041}
42
Carlo Caione7bb83022019-08-28 10:08:24 +010043static uint32_t aml_scpi_secure_message_receive(void **message_out, size_t *size_out)
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000044{
Carlo Caione9c85f252019-08-28 09:46:18 +010045 uint32_t response = aml_mhu_secure_message_wait();
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000046
47 size_t size = (response >> SIZE_SHIFT) & SIZE_MASK;
48
49 response &= ~(SIZE_MASK << SIZE_SHIFT);
50
51 if (size_out != NULL)
52 *size_out = size;
53
54 if (message_out != NULL)
Carlo Caione9c85f252019-08-28 09:46:18 +010055 *message_out = (void *)AML_MHU_SECURE_SCP_TO_AP_PAYLOAD;
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000056
57 return response;
58}
59
Carlo Caione7bb83022019-08-28 10:08:24 +010060void aml_scpi_set_css_power_state(u_register_t mpidr, uint32_t cpu_state,
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000061 uint32_t cluster_state, uint32_t css_state)
62{
63 uint32_t state = (mpidr & 0x0F) | /* CPU ID */
64 ((mpidr & 0xF00) >> 4) | /* Cluster ID */
65 (cpu_state << 8) |
66 (cluster_state << 12) |
67 (css_state << 16);
68
Carlo Caione9c85f252019-08-28 09:46:18 +010069 aml_mhu_secure_message_start();
70 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD, state);
Carlo Caione7bb83022019-08-28 10:08:24 +010071 aml_mhu_secure_message_send(aml_scpi_cmd(SCPI_CMD_SET_CSS_POWER_STATE, 4));
Carlo Caione9c85f252019-08-28 09:46:18 +010072 aml_mhu_secure_message_wait();
73 aml_mhu_secure_message_end();
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000074}
75
Carlo Caione7bb83022019-08-28 10:08:24 +010076uint32_t aml_scpi_sys_power_state(uint64_t system_state)
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000077{
78 uint32_t *response;
79 size_t size;
80
Carlo Caione9c85f252019-08-28 09:46:18 +010081 aml_mhu_secure_message_start();
82 mmio_write_8(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD, system_state);
Carlo Caione7bb83022019-08-28 10:08:24 +010083 aml_mhu_secure_message_send(aml_scpi_cmd(SCPI_CMD_SET_SYS_POWER_STATE, 1));
84 aml_scpi_secure_message_receive((void *)&response, &size);
Carlo Caione9c85f252019-08-28 09:46:18 +010085 aml_mhu_secure_message_end();
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000086
87 return *response;
88}
89
Carlo Caione7bb83022019-08-28 10:08:24 +010090void aml_scpi_jtag_set_state(uint32_t state, uint8_t select)
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000091{
Carlo Caione107df3e2019-08-26 13:04:12 +010092 assert(state <= AML_JTAG_STATE_OFF);
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000093
Carlo Caione107df3e2019-08-26 13:04:12 +010094 if (select > AML_JTAG_A53_EE) {
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +000095 WARN("BL31: Invalid JTAG select (0x%x).\n", select);
96 return;
97 }
98
Carlo Caione9c85f252019-08-28 09:46:18 +010099 aml_mhu_secure_message_start();
100 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD,
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +0000101 (state << 8) | (uint32_t)select);
Carlo Caione7bb83022019-08-28 10:08:24 +0100102 aml_mhu_secure_message_send(aml_scpi_cmd(SCPI_CMD_JTAG_SET_STATE, 4));
Carlo Caione9c85f252019-08-28 09:46:18 +0100103 aml_mhu_secure_message_wait();
104 aml_mhu_secure_message_end();
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +0000105}
106
Carlo Caione7bb83022019-08-28 10:08:24 +0100107uint32_t aml_scpi_efuse_read(void *dst, uint32_t base, uint32_t size)
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +0000108{
109 uint32_t *response;
110 size_t resp_size;
111
112 if (size > 0x1FC)
113 return 0;
114
Carlo Caione9c85f252019-08-28 09:46:18 +0100115 aml_mhu_secure_message_start();
116 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD, base);
117 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD + 4, size);
Carlo Caione7bb83022019-08-28 10:08:24 +0100118 aml_mhu_secure_message_send(aml_scpi_cmd(SCPI_CMD_EFUSE_READ, 8));
119 aml_scpi_secure_message_receive((void *)&response, &resp_size);
Carlo Caione9c85f252019-08-28 09:46:18 +0100120 aml_mhu_secure_message_end();
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +0000121
122 /*
123 * response[0] is the size of the response message.
124 * response[1 ... N] are the contents.
125 */
126 if (*response != 0)
127 memcpy(dst, response + 1, *response);
128
129 return *response;
130}
131
Carlo Caione7bb83022019-08-28 10:08:24 +0100132void aml_scpi_unknown_thermal(uint32_t arg0, uint32_t arg1,
133 uint32_t arg2, uint32_t arg3)
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +0000134{
Carlo Caione9c85f252019-08-28 09:46:18 +0100135 aml_mhu_secure_message_start();
136 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD + 0x0, arg0);
137 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD + 0x4, arg1);
138 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD + 0x8, arg2);
139 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD + 0xC, arg3);
Carlo Caione7bb83022019-08-28 10:08:24 +0100140 aml_mhu_secure_message_send(aml_scpi_cmd(0xC3, 16));
Carlo Caione9c85f252019-08-28 09:46:18 +0100141 aml_mhu_secure_message_wait();
142 aml_mhu_secure_message_end();
Remi Pommarel1a13b222019-03-28 20:55:13 +0100143}
144
Carlo Caione7bb83022019-08-28 10:08:24 +0100145static inline void aml_scpi_copy_scp_data(uint8_t *data, size_t len)
Remi Pommarel1a13b222019-03-28 20:55:13 +0100146{
Carlo Caione9c85f252019-08-28 09:46:18 +0100147 void *dst = (void *)AML_MHU_SECURE_AP_TO_SCP_PAYLOAD;
Remi Pommarel1a13b222019-03-28 20:55:13 +0100148 size_t sz;
149
Carlo Caione9c85f252019-08-28 09:46:18 +0100150 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD, len);
Carlo Caione7bb83022019-08-28 10:08:24 +0100151 aml_scpi_secure_message_send(SCPI_CMD_FW_SIZE, len);
Carlo Caione9c85f252019-08-28 09:46:18 +0100152 aml_mhu_secure_message_wait();
Remi Pommarel1a13b222019-03-28 20:55:13 +0100153
154 for (sz = 0; sz < len; sz += SIZE_FWBLK) {
155 memcpy(dst, data + sz, MIN(SIZE_FWBLK, len - sz));
Carlo Caione9c85f252019-08-28 09:46:18 +0100156 aml_mhu_secure_message_send(SCPI_CMD_COPY_FW);
Remi Pommarel1a13b222019-03-28 20:55:13 +0100157 }
158}
159
Carlo Caione7bb83022019-08-28 10:08:24 +0100160static inline void aml_scpi_set_scp_addr(uint64_t addr, size_t len)
Remi Pommarel1a13b222019-03-28 20:55:13 +0100161{
Carlo Caione9c85f252019-08-28 09:46:18 +0100162 volatile uint64_t *dst = (uint64_t *)AML_MHU_SECURE_AP_TO_SCP_PAYLOAD;
Remi Pommarel1a13b222019-03-28 20:55:13 +0100163
164 /*
Carlo Caione9c85f252019-08-28 09:46:18 +0100165 * It is ok as AML_MHU_SECURE_AP_TO_SCP_PAYLOAD is mapped as
Remi Pommarel1a13b222019-03-28 20:55:13 +0100166 * non cachable
167 */
168 *dst = addr;
Carlo Caione7bb83022019-08-28 10:08:24 +0100169 aml_scpi_secure_message_send(SCPI_CMD_SET_FW_ADDR, sizeof(addr));
Carlo Caione9c85f252019-08-28 09:46:18 +0100170 aml_mhu_secure_message_wait();
Remi Pommarel1a13b222019-03-28 20:55:13 +0100171
Carlo Caione9c85f252019-08-28 09:46:18 +0100172 mmio_write_32(AML_MHU_SECURE_AP_TO_SCP_PAYLOAD, len);
Carlo Caione7bb83022019-08-28 10:08:24 +0100173 aml_scpi_secure_message_send(SCPI_CMD_FW_SIZE, len);
Carlo Caione9c85f252019-08-28 09:46:18 +0100174 aml_mhu_secure_message_wait();
Remi Pommarel1a13b222019-03-28 20:55:13 +0100175}
176
Carlo Caione7bb83022019-08-28 10:08:24 +0100177static inline void aml_scpi_send_fw_hash(uint8_t hash[], size_t len)
Remi Pommarel1a13b222019-03-28 20:55:13 +0100178{
Carlo Caione9c85f252019-08-28 09:46:18 +0100179 void *dst = (void *)AML_MHU_SECURE_AP_TO_SCP_PAYLOAD;
Remi Pommarel1a13b222019-03-28 20:55:13 +0100180
181 memcpy(dst, hash, len);
Carlo Caione9c85f252019-08-28 09:46:18 +0100182 aml_mhu_secure_message_send(0xd0);
183 aml_mhu_secure_message_send(0xd1);
184 aml_mhu_secure_message_send(0xd5);
185 aml_mhu_secure_message_end();
Antonio Nino Diaz7298c1f2018-12-05 00:09:30 +0000186}
Remi Pommarel1a13b222019-03-28 20:55:13 +0100187
188/**
189 * Upload a FW to SCP.
190 *
191 * @param addr: firmware data address
192 * @param size: size of firmware
193 * @param send: If set, actually copy the firmware in SCP memory otherwise only
194 * send the firmware address.
195 */
Carlo Caione7bb83022019-08-28 10:08:24 +0100196void aml_scpi_upload_scp_fw(uintptr_t addr, size_t size, int send)
Remi Pommarel1a13b222019-03-28 20:55:13 +0100197{
198 struct asd_ctx ctx;
199
200 asd_sha_init(&ctx, ASM_SHA256);
201 asd_sha_update(&ctx, (void *)addr, size);
202 asd_sha_finalize(&ctx);
203
Carlo Caione9c85f252019-08-28 09:46:18 +0100204 aml_mhu_secure_message_start();
Remi Pommarel1a13b222019-03-28 20:55:13 +0100205 if (send == 0)
Carlo Caione7bb83022019-08-28 10:08:24 +0100206 aml_scpi_set_scp_addr(addr, size);
Remi Pommarel1a13b222019-03-28 20:55:13 +0100207 else
Carlo Caione7bb83022019-08-28 10:08:24 +0100208 aml_scpi_copy_scp_data((void *)addr, size);
Remi Pommarel1a13b222019-03-28 20:55:13 +0100209
Carlo Caione7bb83022019-08-28 10:08:24 +0100210 aml_scpi_send_fw_hash(ctx.digest, sizeof(ctx.digest));
Remi Pommarel1a13b222019-03-28 20:55:13 +0100211}