blob: 5826d35736d14d34fffde1540f3f216ef984833c [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PLATFORM_H__
32#define __PLATFORM_H__
33
34#include <arch.h>
35#include <mmio.h>
36#include <psci.h>
37#include <bl_common.h>
James Morrissey9d72b4e2014-02-10 17:04:32 +000038#include "io_storage.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010039
40
41/*******************************************************************************
42 * Platform binary types for linking
43 ******************************************************************************/
44#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
45#define PLATFORM_LINKER_ARCH aarch64
46
47/*******************************************************************************
48 * Generic platform constants
49 ******************************************************************************/
50#define PLATFORM_STACK_SIZE 0x800
51
52#define FIRMWARE_WELCOME_STR "Booting trusted firmware boot loader stage 1\n\r"
Harry Liebel561cd332014-02-14 14:42:48 +000053
54/* Trusted Boot Firmware BL2 */
Achin Gupta4f6ad662013-10-25 09:08:21 +010055#define BL2_IMAGE_NAME "bl2.bin"
Harry Liebel561cd332014-02-14 14:42:48 +000056/* EL3 Runtime Firmware BL31 */
57#define BL31_IMAGE_NAME "bl31.bin"
58/* Secure Payload BL32 (Trusted OS) */
59#define BL32_IMAGE_NAME "bl32.bin"
60/* Non-Trusted Firmware BL33 and its load address */
61#define BL33_IMAGE_NAME "bl33.bin" /* e.g. UEFI */
62#define NS_IMAGE_OFFSET (DRAM_BASE + 0x8000000) /* DRAM + 128MB */
63/* Firmware Image Package */
64#define FIP_IMAGE_NAME "fip.bin"
65
Achin Gupta4f6ad662013-10-25 09:08:21 +010066
67#define PLATFORM_CACHE_LINE_SIZE 64
68#define PLATFORM_CLUSTER_COUNT 2ull
69#define PLATFORM_CLUSTER0_CORE_COUNT 4
70#define PLATFORM_CLUSTER1_CORE_COUNT 4
Ian Spray84687392014-01-02 16:57:12 +000071#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \
72 PLATFORM_CLUSTER0_CORE_COUNT)
Achin Gupta4f6ad662013-10-25 09:08:21 +010073#define PLATFORM_MAX_CPUS_PER_CLUSTER 4
74#define PRIMARY_CPU 0x0
Harry Liebel561cd332014-02-14 14:42:48 +000075#define MAX_IO_DEVICES 3
James Morrisseyf2f9bb52014-02-10 16:18:59 +000076#define MAX_IO_HANDLES 4
Achin Gupta4f6ad662013-10-25 09:08:21 +010077
78/* Constants for accessing platform configuration */
79#define CONFIG_GICD_ADDR 0
80#define CONFIG_GICC_ADDR 1
81#define CONFIG_GICH_ADDR 2
82#define CONFIG_GICV_ADDR 3
83#define CONFIG_MAX_AFF0 4
84#define CONFIG_MAX_AFF1 5
85/* Indicate whether the CPUECTLR SMP bit should be enabled. */
86#define CONFIG_CPU_SETUP 6
87#define CONFIG_BASE_MMAP 7
Harry Liebel30affd52013-10-30 17:41:48 +000088/* Indicates whether CCI should be enabled on the platform. */
89#define CONFIG_HAS_CCI 8
90#define CONFIG_LIMIT 9
Achin Gupta4f6ad662013-10-25 09:08:21 +010091
92/*******************************************************************************
93 * Platform memory map related constants
94 ******************************************************************************/
95#define TZROM_BASE 0x00000000
96#define TZROM_SIZE 0x04000000
97
98#define TZRAM_BASE 0x04000000
99#define TZRAM_SIZE 0x40000
100
101#define FLASH0_BASE 0x08000000
102#define FLASH0_SIZE TZROM_SIZE
103
104#define FLASH1_BASE 0x0c000000
105#define FLASH1_SIZE 0x04000000
106
107#define PSRAM_BASE 0x14000000
108#define PSRAM_SIZE 0x04000000
109
110#define VRAM_BASE 0x18000000
111#define VRAM_SIZE 0x02000000
112
113/* Aggregate of all devices in the first GB */
114#define DEVICE0_BASE 0x1a000000
115#define DEVICE0_SIZE 0x12200000
116
117#define DEVICE1_BASE 0x2f000000
118#define DEVICE1_SIZE 0x200000
119
120#define NSRAM_BASE 0x2e000000
121#define NSRAM_SIZE 0x10000
122
123/* Location of trusted dram on the base fvp */
124#define TZDRAM_BASE 0x06000000
125#define TZDRAM_SIZE 0x02000000
126#define MBOX_OFF 0x1000
127#define AFFMAP_OFF 0x1200
128
129#define DRAM_BASE 0x80000000ull
130#define DRAM_SIZE 0x80000000ull
131
132#define PCIE_EXP_BASE 0x40000000
133#define TZRNG_BASE 0x7fe60000
134#define TZNVCTR_BASE 0x7fe70000
135#define TZROOTKEY_BASE 0x7fe80000
136
137/* Memory mapped Generic timer interfaces */
138#define SYS_CNTCTL_BASE 0x2a430000
139#define SYS_CNTREAD_BASE 0x2a800000
140#define SYS_TIMCTL_BASE 0x2a810000
141
142/* Counter timer module offsets */
143#define CNTNSAR 0x4
144#define CNTNSAR_NS_SHIFT(x) x
145
146#define CNTACR_BASE(x) (0x40 + (x << 2))
147#define CNTACR_RPCT_SHIFT 0x0
148#define CNTACR_RVCT_SHIFT 0x1
149#define CNTACR_RFRQ_SHIFT 0x2
150#define CNTACR_RVOFF_SHIFT 0x3
151#define CNTACR_RWVT_SHIFT 0x4
152#define CNTACR_RWPT_SHIFT 0x5
153
154/* V2M motherboard system registers & offsets */
155#define VE_SYSREGS_BASE 0x1c010000
156#define V2M_SYS_ID 0x0
157#define V2M_SYS_LED 0x8
158#define V2M_SYS_CFGDATA 0xa0
159#define V2M_SYS_CFGCTRL 0xa4
160
161/*
162 * V2M sysled bit definitions. The values written to this
163 * register are defined in arch.h & runtime_svc.h. Only
164 * used by the primary cpu to diagnose any cold boot issues.
165 *
166 * SYS_LED[0] - Security state (S=0/NS=1)
167 * SYS_LED[2:1] - Exception Level (EL3-EL0)
168 * SYS_LED[7:3] - Exception Class (Sync/Async & origin)
169 *
170 */
171#define SYS_LED_SS_SHIFT 0x0
172#define SYS_LED_EL_SHIFT 0x1
173#define SYS_LED_EC_SHIFT 0x3
174
175#define SYS_LED_SS_MASK 0x1
176#define SYS_LED_EL_MASK 0x3
177#define SYS_LED_EC_MASK 0x1f
178
179/* V2M sysid register bits */
180#define SYS_ID_REV_SHIFT 27
181#define SYS_ID_HBI_SHIFT 16
182#define SYS_ID_BLD_SHIFT 12
183#define SYS_ID_ARCH_SHIFT 8
184#define SYS_ID_FPGA_SHIFT 0
185
186#define SYS_ID_REV_MASK 0xf
187#define SYS_ID_HBI_MASK 0xfff
188#define SYS_ID_BLD_MASK 0xf
189#define SYS_ID_ARCH_MASK 0xf
190#define SYS_ID_FPGA_MASK 0xff
191
192#define SYS_ID_BLD_LENGTH 4
193
194#define REV_FVP 0x0
195#define HBI_FVP_BASE 0x020
196#define HBI_FOUNDATION 0x010
197
198#define BLD_GIC_VE_MMAP 0x0
199#define BLD_GIC_A53A57_MMAP 0x1
200
201#define ARCH_MODEL 0x1
202
203/* FVP Power controller base address*/
204#define PWRC_BASE 0x1c100000
205
206/*******************************************************************************
207 * Platform specific per affinity states. Distinction between off and suspend
208 * is made to allow reporting of a suspended cpu as still being on e.g. in the
209 * affinity_info psci call.
210 ******************************************************************************/
211#define PLATFORM_MAX_AFF0 4
212#define PLATFORM_MAX_AFF1 2
213#define PLAT_AFF_UNK 0xff
214
215#define PLAT_AFF0_OFF 0x0
216#define PLAT_AFF0_ONPENDING 0x1
217#define PLAT_AFF0_SUSPEND 0x2
218#define PLAT_AFF0_ON 0x3
219
220#define PLAT_AFF1_OFF 0x0
221#define PLAT_AFF1_ONPENDING 0x1
222#define PLAT_AFF1_SUSPEND 0x2
223#define PLAT_AFF1_ON 0x3
224
225/*******************************************************************************
226 * BL2 specific defines.
227 ******************************************************************************/
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000228#define BL2_BASE 0x0402D000
Achin Gupta4f6ad662013-10-25 09:08:21 +0100229
230/*******************************************************************************
231 * BL31 specific defines.
232 ******************************************************************************/
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000233#define BL31_BASE 0x0400C000
Achin Gupta4f6ad662013-10-25 09:08:21 +0100234
235/*******************************************************************************
236 * Platform specific page table and MMU setup constants
237 ******************************************************************************/
238#define EL3_ADDR_SPACE_SIZE (1ull << 32)
239#define EL3_NUM_PAGETABLES 2
240#define EL3_TROM_PAGETABLE 0
241#define EL3_TRAM_PAGETABLE 1
242
243#define ADDR_SPACE_SIZE (1ull << 32)
244
245#define NUM_L2_PAGETABLES 2
246#define GB1_L2_PAGETABLE 0
247#define GB2_L2_PAGETABLE 1
248
249#define NUM_L3_PAGETABLES 2
250#define TZRAM_PAGETABLE 0
251#define NSRAM_PAGETABLE 1
252
253/*******************************************************************************
254 * CCI-400 related constants
255 ******************************************************************************/
256#define CCI400_BASE 0x2c090000
257#define CCI400_SL_IFACE_CLUSTER0 3
258#define CCI400_SL_IFACE_CLUSTER1 4
259#define CCI400_SL_IFACE_INDEX(mpidr) (mpidr & MPIDR_CLUSTER_MASK ? \
260 CCI400_SL_IFACE_CLUSTER1 : \
261 CCI400_SL_IFACE_CLUSTER0)
262
263/*******************************************************************************
264 * GIC-400 & interrupt handling related constants
265 ******************************************************************************/
266/* VE compatible GIC memory map */
267#define VE_GICD_BASE 0x2c001000
268#define VE_GICC_BASE 0x2c002000
269#define VE_GICH_BASE 0x2c004000
270#define VE_GICV_BASE 0x2c006000
271
272/* Base FVP compatible GIC memory map */
273#define BASE_GICD_BASE 0x2f000000
274#define BASE_GICR_BASE 0x2f100000
275#define BASE_GICC_BASE 0x2c000000
276#define BASE_GICH_BASE 0x2c010000
277#define BASE_GICV_BASE 0x2c02f000
278
279#define IRQ_TZ_WDOG 56
280#define IRQ_SEC_PHY_TIMER 29
281#define IRQ_SEC_SGI_0 8
282#define IRQ_SEC_SGI_1 9
283#define IRQ_SEC_SGI_2 10
284#define IRQ_SEC_SGI_3 11
285#define IRQ_SEC_SGI_4 12
286#define IRQ_SEC_SGI_5 13
287#define IRQ_SEC_SGI_6 14
288#define IRQ_SEC_SGI_7 15
289#define IRQ_SEC_SGI_8 16
290
291/*******************************************************************************
292 * PL011 related constants
293 ******************************************************************************/
294#define PL011_BASE 0x1c090000
295
296/*******************************************************************************
297 * Declarations and constants to access the mailboxes safely. Each mailbox is
298 * aligned on the biggest cache line size in the platform. This is known only
299 * to the platform as it might have a combination of integrated and external
300 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
301 * line at any cache level. They could belong to different cpus/clusters &
302 * get written while being protected by different locks causing corruption of
303 * a valid mailbox address.
304 ******************************************************************************/
305#define CACHE_WRITEBACK_SHIFT 6
306#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
307
308#ifndef __ASSEMBLY__
309
310typedef volatile struct {
311 unsigned long value
312 __attribute__((__aligned__(CACHE_WRITEBACK_GRANULE)));
313} mailbox;
314
315/*******************************************************************************
316 * Function and variable prototypes
317 ******************************************************************************/
318extern unsigned long *bl1_normal_ram_base;
319extern unsigned long *bl1_normal_ram_len;
320extern unsigned long *bl1_normal_ram_limit;
321extern unsigned long *bl1_normal_ram_zi_base;
322extern unsigned long *bl1_normal_ram_zi_len;
323
324extern unsigned long *bl1_coherent_ram_base;
325extern unsigned long *bl1_coherent_ram_len;
326extern unsigned long *bl1_coherent_ram_limit;
327extern unsigned long *bl1_coherent_ram_zi_base;
328extern unsigned long *bl1_coherent_ram_zi_len;
329extern unsigned long warm_boot_entrypoint;
330
331extern void bl1_plat_arch_setup(void);
332extern void bl2_plat_arch_setup(void);
333extern void bl31_plat_arch_setup(void);
334extern int platform_setup_pm(plat_pm_ops **);
335extern unsigned int platform_get_core_pos(unsigned long mpidr);
336extern void disable_mmu(void);
337extern void enable_mmu(void);
338extern void configure_mmu(meminfo *,
339 unsigned long,
340 unsigned long,
341 unsigned long,
342 unsigned long);
343extern unsigned long platform_get_cfgvar(unsigned int);
344extern int platform_config_setup(void);
345extern void plat_report_exception(unsigned long);
346extern unsigned long plat_get_ns_image_entrypoint(void);
Achin Guptac8afc782013-11-25 18:45:02 +0000347extern unsigned long platform_get_stack(unsigned long mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100348
Ian Spray84687392014-01-02 16:57:12 +0000349/* Declarations for fvp_gic.c */
350extern void gic_cpuif_deactivate(unsigned int);
351extern void gic_cpuif_setup(unsigned int);
352extern void gic_pcpu_distif_setup(unsigned int);
353extern void gic_setup(void);
354
Achin Gupta4f6ad662013-10-25 09:08:21 +0100355/* Declarations for fvp_topology.c */
356extern int plat_setup_topology(void);
357extern int plat_get_max_afflvl(void);
358extern unsigned int plat_get_aff_count(unsigned int, unsigned long);
359extern unsigned int plat_get_aff_state(unsigned int, unsigned long);
360
James Morrissey9d72b4e2014-02-10 17:04:32 +0000361/* Declarations for plat_io_storage.c */
362extern void io_setup(void);
363extern int plat_get_image_source(const char *image_name,
364 io_dev_handle *dev_handle, void **image_spec);
365
Achin Gupta4f6ad662013-10-25 09:08:21 +0100366#endif /*__ASSEMBLY__*/
367
368#endif /* __PLATFORM_H__ */