Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Antonio Nino Diaz | 719bf85 | 2017-02-23 17:22:58 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
| 6 | #ifndef __V2M_DEF_H__ |
| 7 | #define __V2M_DEF_H__ |
| 8 | |
Antonio Nino Diaz | f09d003 | 2017-04-11 14:04:56 +0100 | [diff] [blame] | 9 | #include <arm_xlat_tables.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 10 | |
| 11 | |
| 12 | /* V2M motherboard system registers & offsets */ |
| 13 | #define V2M_SYSREGS_BASE 0x1c010000 |
| 14 | #define V2M_SYS_ID 0x0 |
| 15 | #define V2M_SYS_SWITCH 0x4 |
| 16 | #define V2M_SYS_LED 0x8 |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 17 | #define V2M_SYS_NVFLAGS 0x38 |
| 18 | #define V2M_SYS_NVFLAGSSET 0x38 |
| 19 | #define V2M_SYS_NVFLAGSCLR 0x3c |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 20 | #define V2M_SYS_CFGDATA 0xa0 |
| 21 | #define V2M_SYS_CFGCTRL 0xa4 |
| 22 | #define V2M_SYS_CFGSTATUS 0xa8 |
| 23 | |
| 24 | #define V2M_CFGCTRL_START (1 << 31) |
| 25 | #define V2M_CFGCTRL_RW (1 << 30) |
| 26 | #define V2M_CFGCTRL_FUNC_SHIFT 20 |
| 27 | #define V2M_CFGCTRL_FUNC(fn) (fn << V2M_CFGCTRL_FUNC_SHIFT) |
| 28 | #define V2M_FUNC_CLK_GEN 0x01 |
| 29 | #define V2M_FUNC_TEMP 0x04 |
| 30 | #define V2M_FUNC_DB_RESET 0x05 |
| 31 | #define V2M_FUNC_SCC_CFG 0x06 |
| 32 | #define V2M_FUNC_SHUTDOWN 0x08 |
| 33 | #define V2M_FUNC_REBOOT 0x09 |
| 34 | |
| 35 | /* |
| 36 | * V2M sysled bit definitions. The values written to this |
| 37 | * register are defined in arch.h & runtime_svc.h. Only |
| 38 | * used by the primary cpu to diagnose any cold boot issues. |
| 39 | * |
| 40 | * SYS_LED[0] - Security state (S=0/NS=1) |
| 41 | * SYS_LED[2:1] - Exception Level (EL3-EL0) |
| 42 | * SYS_LED[7:3] - Exception Class (Sync/Async & origin) |
| 43 | * |
| 44 | */ |
| 45 | #define V2M_SYS_LED_SS_SHIFT 0x0 |
| 46 | #define V2M_SYS_LED_EL_SHIFT 0x1 |
| 47 | #define V2M_SYS_LED_EC_SHIFT 0x3 |
| 48 | |
| 49 | #define V2M_SYS_LED_SS_MASK 0x1 |
| 50 | #define V2M_SYS_LED_EL_MASK 0x3 |
| 51 | #define V2M_SYS_LED_EC_MASK 0x1f |
| 52 | |
| 53 | /* V2M sysid register bits */ |
| 54 | #define V2M_SYS_ID_REV_SHIFT 28 |
| 55 | #define V2M_SYS_ID_HBI_SHIFT 16 |
| 56 | #define V2M_SYS_ID_BLD_SHIFT 12 |
| 57 | #define V2M_SYS_ID_ARCH_SHIFT 8 |
| 58 | #define V2M_SYS_ID_FPGA_SHIFT 0 |
| 59 | |
| 60 | #define V2M_SYS_ID_REV_MASK 0xf |
| 61 | #define V2M_SYS_ID_HBI_MASK 0xfff |
| 62 | #define V2M_SYS_ID_BLD_MASK 0xf |
| 63 | #define V2M_SYS_ID_ARCH_MASK 0xf |
| 64 | #define V2M_SYS_ID_FPGA_MASK 0xff |
| 65 | |
| 66 | #define V2M_SYS_ID_BLD_LENGTH 4 |
| 67 | |
| 68 | |
| 69 | /* NOR Flash */ |
| 70 | #define V2M_FLASH0_BASE 0x08000000 |
| 71 | #define V2M_FLASH0_SIZE 0x04000000 |
| 72 | |
| 73 | #define V2M_IOFPGA_BASE 0x1c000000 |
| 74 | #define V2M_IOFPGA_SIZE 0x03000000 |
| 75 | |
| 76 | /* PL011 UART related constants */ |
| 77 | #define V2M_IOFPGA_UART0_BASE 0x1c090000 |
| 78 | #define V2M_IOFPGA_UART1_BASE 0x1c0a0000 |
| 79 | #define V2M_IOFPGA_UART2_BASE 0x1c0b0000 |
| 80 | #define V2M_IOFPGA_UART3_BASE 0x1c0c0000 |
| 81 | |
| 82 | #define V2M_IOFPGA_UART0_CLK_IN_HZ 24000000 |
| 83 | #define V2M_IOFPGA_UART1_CLK_IN_HZ 24000000 |
| 84 | #define V2M_IOFPGA_UART2_CLK_IN_HZ 24000000 |
| 85 | #define V2M_IOFPGA_UART3_CLK_IN_HZ 24000000 |
| 86 | |
Ryan Harkin | f96fc8f | 2015-03-17 14:54:01 +0000 | [diff] [blame] | 87 | /* SP804 timer related constants */ |
| 88 | #define V2M_SP804_TIMER0_BASE 0x1C110000 |
| 89 | #define V2M_SP804_TIMER1_BASE 0x1C120000 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 90 | |
Juan Castillo | fd383b4 | 2015-12-01 16:10:15 +0000 | [diff] [blame] | 91 | /* SP810 controller */ |
| 92 | #define V2M_SP810_BASE 0x1c020000 |
| 93 | #define V2M_SP810_CTRL_TIM0_SEL (1 << 15) |
| 94 | #define V2M_SP810_CTRL_TIM1_SEL (1 << 17) |
| 95 | #define V2M_SP810_CTRL_TIM2_SEL (1 << 19) |
| 96 | #define V2M_SP810_CTRL_TIM3_SEL (1 << 21) |
| 97 | |
Sandrine Bailleux | 889ca03 | 2016-06-14 17:01:00 +0100 | [diff] [blame] | 98 | /* |
| 99 | * The flash can be mapped either as read-only or read-write. |
| 100 | * |
| 101 | * If it is read-write then it should also be mapped as device memory because |
| 102 | * NOR flash programming involves sending a fixed, ordered sequence of commands. |
| 103 | * |
| 104 | * If it is read-only then it should also be mapped as: |
| 105 | * - Normal memory, because reading from NOR flash is transparent, it is like |
| 106 | * reading from RAM. |
| 107 | * - Non-executable by default. If some parts of the flash need to be executable |
| 108 | * then platform code is responsible for re-mapping the appropriate portion |
| 109 | * of it as executable. |
| 110 | */ |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 111 | #define V2M_MAP_FLASH0_RW MAP_REGION_FLAT(V2M_FLASH0_BASE,\ |
| 112 | V2M_FLASH0_SIZE, \ |
| 113 | MT_DEVICE | MT_RW | MT_SECURE) |
| 114 | |
| 115 | #define V2M_MAP_FLASH0_RO MAP_REGION_FLAT(V2M_FLASH0_BASE,\ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 116 | V2M_FLASH0_SIZE, \ |
Sandrine Bailleux | 889ca03 | 2016-06-14 17:01:00 +0100 | [diff] [blame] | 117 | MT_RO_DATA | MT_SECURE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 118 | |
| 119 | #define V2M_MAP_IOFPGA MAP_REGION_FLAT(V2M_IOFPGA_BASE,\ |
| 120 | V2M_IOFPGA_SIZE, \ |
| 121 | MT_DEVICE | MT_RW | MT_SECURE) |
| 122 | |
| 123 | |
| 124 | |
| 125 | #endif /* __V2M_DEF_H__ */ |