blob: 4a09b4b0397287a73818d3d26b10e4901b3b993e [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -07002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08005 */
6
7#include <assert.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -08008#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <bl31/bl31.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070013#include <drivers/arm/dcc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <drivers/console.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000015#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <plat/common/platform.h>
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070017#include <lib/mmio.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070019#include <plat_startup.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000020#include <plat_private.h>
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070021#include <zynqmp_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000022
Soren Brinkmann76fcae32016-03-06 20:16:27 -080023static entry_point_info_t bl32_image_ep_info;
24static entry_point_info_t bl33_image_ep_info;
25
26/*
27 * Return a pointer to the 'entry_point_info' structure of the next image for
28 * the security state specified. BL33 corresponds to the non-secure image type
29 * while BL32 corresponds to the secure image type. A NULL pointer is returned
30 * if the image does not exist.
31 */
32entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
33{
34 assert(sec_state_is_valid(type));
35
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070036 if (type == NON_SECURE) {
Soren Brinkmann76fcae32016-03-06 20:16:27 -080037 return &bl33_image_ep_info;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070038 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -080039
40 return &bl32_image_ep_info;
41}
42
43/*
Alistair Francisb8d474f2017-11-30 16:21:21 -080044 * Set the build time defaults. We want to do this when doing a JTAG boot
45 * or if we can't find any other config data.
46 */
47static inline void bl31_set_default_config(void)
48{
49 bl32_image_ep_info.pc = BL32_BASE;
50 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
51 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
52 bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
53 DISABLE_ALL_EXCEPTIONS);
54}
55
56/*
Soren Brinkmann76fcae32016-03-06 20:16:27 -080057 * Perform any BL31 specific platform actions. Here is an opportunity to copy
John Tsichritzisd653d332018-09-14 10:34:57 +010058 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
Soren Brinkmann76fcae32016-03-06 20:16:27 -080059 * are lost (potentially). This needs to be done before the MMU is initialized
60 * so that the memory layout can be used while creating page tables.
61 */
Antonio Nino Diaz012c8bf2018-09-24 17:16:52 +010062void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
63 u_register_t arg2, u_register_t arg3)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080064{
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070065 uint64_t atf_handoff_addr;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080066
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070067 if (ZYNQMP_CONSOLE_IS(cadence)) {
68 /* Register the console to provide early debug support */
69 static console_t bl31_boot_console;
70 (void)console_cdns_register(ZYNQMP_UART_BASE,
71 zynqmp_get_uart_clk(),
72 ZYNQMP_UART_BAUDRATE,
73 &bl31_boot_console);
74 console_set_scope(&bl31_boot_console,
75 CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_BOOT);
76 } else if (ZYNQMP_CONSOLE_IS(dcc)) {
77 /* Initialize the dcc console for debug */
78 int rc = console_dcc_register();
79 if (rc == 0) {
80 panic();
81 }
82 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -080083 /* Initialize the platform config for future decision making */
84 zynqmp_config_setup();
85
86 /* There are no parameters from BL2 if BL31 is a reset vector */
Antonio Nino Diaz012c8bf2018-09-24 17:16:52 +010087 assert(arg0 == 0U);
88 assert(arg1 == 0U);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080089
90 /*
91 * Do initial security configuration to allow DRAM/device access. On
92 * Base ZYNQMP only DRAM security is programmable (via TrustZone), but
93 * other platforms might have more programmable security devices
94 * present.
95 */
96
Michal Simekef8f5592015-06-15 14:22:50 +020097 /* Populate common information for BL32 and BL33 */
Soren Brinkmann76fcae32016-03-06 20:16:27 -080098 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
99 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800100 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800101 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
102
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -0700103 atf_handoff_addr = mmio_read_32(PMU_GLOBAL_GEN_STORAGE6);
104
Michal Simekef8f5592015-06-15 14:22:50 +0200105 if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) {
Alistair Francisb8d474f2017-11-30 16:21:21 -0800106 bl31_set_default_config();
Michal Simekef8f5592015-06-15 14:22:50 +0200107 } else {
108 /* use parameters from FSBL */
Siva Durga Prasad Paladugu8f499722018-05-17 15:17:46 +0530109 enum fsbl_handoff ret = fsbl_atf_handover(&bl32_image_ep_info,
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -0700110 &bl33_image_ep_info,
111 atf_handoff_addr);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700112 if (ret == FSBL_HANDOFF_NO_STRUCT) {
Alistair Francisb8d474f2017-11-30 16:21:21 -0800113 bl31_set_default_config();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700114 } else if (ret != FSBL_HANDOFF_SUCCESS) {
Siva Durga Prasad Paladugu8f499722018-05-17 15:17:46 +0530115 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700116 }
Michal Simekef8f5592015-06-15 14:22:50 +0200117 }
Venkatesh Yadav Abbarapu621c1b22020-01-10 03:01:35 -0700118 if (bl32_image_ep_info.pc) {
119 VERBOSE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
120 }
121 if (bl33_image_ep_info.pc) {
122 VERBOSE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
123 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800124}
125
Naga Sureshkumar Rellicf4e7142016-07-01 12:46:43 +0530126/* Enable the test setup */
127#ifndef ZYNQMP_TESTING
128static void zynqmp_testing_setup(void) { }
129#else
130static void zynqmp_testing_setup(void)
131{
132 uint32_t actlr_el3, actlr_el2;
133
134 /* Enable CPU ACTLR AND L2ACTLR RW access from non-secure world */
135 actlr_el3 = read_actlr_el3();
136 actlr_el2 = read_actlr_el2();
137
138 actlr_el3 |= ACTLR_EL3_L2ACTLR_BIT | ACTLR_EL3_CPUACTLR_BIT;
139 actlr_el2 |= ACTLR_EL3_L2ACTLR_BIT | ACTLR_EL3_CPUACTLR_BIT;
140 write_actlr_el3(actlr_el3);
141 write_actlr_el2(actlr_el2);
142}
143#endif
144
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530145#if ZYNQMP_WDT_RESTART
146static interrupt_type_handler_t type_el3_interrupt_table[MAX_INTR_EL3];
147
148int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
149{
150 /* Validate 'handler' and 'id' parameters */
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700151 if (!handler || id >= MAX_INTR_EL3) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530152 return -EINVAL;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700153 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530154
155 /* Check if a handler has already been registered */
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700156 if (type_el3_interrupt_table[id]) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530157 return -EALREADY;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700158 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530159
160 type_el3_interrupt_table[id] = handler;
161
162 return 0;
163}
164
165static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
166 void *handle, void *cookie)
167{
168 uint32_t intr_id;
169 interrupt_type_handler_t handler;
170
171 intr_id = plat_ic_get_pending_interrupt_id();
172 handler = type_el3_interrupt_table[intr_id];
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700173 if (handler != NULL) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530174 handler(intr_id, flags, handle, cookie);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700175 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530176
177 return 0;
178}
179#endif
180
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800181void bl31_platform_setup(void)
182{
183 /* Initialize the gic cpu and distributor interfaces */
184 plat_arm_gic_driver_init();
185 plat_arm_gic_init();
Naga Sureshkumar Rellicf4e7142016-07-01 12:46:43 +0530186 zynqmp_testing_setup();
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800187}
188
189void bl31_plat_runtime_setup(void)
190{
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530191#if ZYNQMP_WDT_RESTART
192 uint64_t flags = 0;
193 uint64_t rc;
194
195 set_interrupt_rm_flag(flags, NON_SECURE);
196 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
197 rdo_el3_interrupt_handler, flags);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700198 if (rc) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530199 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700200 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530201#endif
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800202}
203
204/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100205 * Perform the very early platform specific architectural setup here.
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800206 */
207void bl31_plat_arch_setup(void)
208{
209 plat_arm_interconnect_init();
210 plat_arm_interconnect_enter_coherency();
211
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100212
213 const mmap_region_t bl_regions[] = {
214 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
215 MT_MEMORY | MT_RW | MT_SECURE),
216 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
217 MT_CODE | MT_SECURE),
218 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
219 MT_RO_DATA | MT_SECURE),
220 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
221 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
222 MT_DEVICE | MT_RW | MT_SECURE),
223 {0}
224 };
225
Roberto Vargas344ff022018-10-19 16:44:18 +0100226 setup_page_tables(bl_regions, plat_arm_get_mmap());
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100227 enable_mmu_el3(0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800228}