blob: 773c3603e92d366e3963193bf666c32258302a43 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7d5a2e72018-01-10 15:59:31 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6#ifndef __PLAT_ARM_H__
7#define __PLAT_ARM_H__
8
Antonio Nino Diazf09d0032017-04-11 14:04:56 +01009#include <arm_xlat_tables.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <bakery_lock.h>
Dan Handley9df48042015-03-19 18:58:55 +000011#include <cassert.h>
12#include <cpu_data.h>
13#include <stdint.h>
Roberto Vargas00996942017-11-13 13:41:58 +000014#include <spinlock.h>
Summer Qin5ce394c2018-03-12 11:28:26 +080015#include <tzc_common.h>
Scott Brandenbf404c02017-04-10 11:45:52 -070016#include <utils_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000017
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010018/*******************************************************************************
19 * Forward declarations
20 ******************************************************************************/
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010021struct meminfo;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010022struct image_info;
Soby Mathew96a1c6b2018-01-15 14:45:33 +000023struct bl_params;
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010024
Summer Qin5ce394c2018-03-12 11:28:26 +080025typedef struct arm_tzc_regions_info {
26 unsigned long long base;
27 unsigned long long end;
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010028 unsigned int sec_attr;
Summer Qin5ce394c2018-03-12 11:28:26 +080029 unsigned int nsaid_permissions;
30} arm_tzc_regions_info_t;
31
32/*******************************************************************************
33 * Default mapping definition of the TrustZone Controller for ARM standard
34 * platforms.
35 * Configure:
36 * - Region 0 with no access;
37 * - Region 1 with secure access only;
38 * - the remaining DRAM regions access from the given Non-Secure masters.
39 ******************************************************************************/
40#if ENABLE_SPM
41#define ARM_TZC_REGIONS_DEF \
42 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \
43 TZC_REGION_S_RDWR, 0}, \
44 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
45 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
46 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
47 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
48 {ARM_SP_IMAGE_NS_BUF_BASE, (ARM_SP_IMAGE_NS_BUF_BASE + \
49 ARM_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE, \
50 PLAT_ARM_TZC_NS_DEV_ACCESS}
51
52#else
53#define ARM_TZC_REGIONS_DEF \
54 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \
55 TZC_REGION_S_RDWR, 0}, \
56 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
57 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
58 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
59 PLAT_ARM_TZC_NS_DEV_ACCESS}
60#endif
61
Chris Kay2b54c0c2018-05-09 15:46:07 +010062#define ARM_CASSERT_MMAP \
63 CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
64 assert_plat_arm_mmap_mismatch); \
65 CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \
66 <= MAX_MMAP_REGIONS, \
Dan Handley9df48042015-03-19 18:58:55 +000067 assert_max_mmap_regions);
68
69/*
70 * Utility functions common to ARM standard platforms
71 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010072void arm_setup_page_tables(const mmap_region_t bl_regions[],
73 const mmap_region_t plat_regions[]);
Dan Handley9df48042015-03-19 18:58:55 +000074
Roberto Vargase3adc372018-05-23 09:27:06 +010075void arm_setup_romlib(void);
76
Soby Mathew074f6932017-02-28 22:58:29 +000077#if defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32))
Dan Handley9df48042015-03-19 18:58:55 +000078/*
79 * Use this macro to instantiate lock before it is used in below
80 * arm_lock_xxx() macros
81 */
Sandrine Bailleuxceb258e2018-07-11 13:59:18 +020082#define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock)
Soby Mathewea26bad2016-11-14 12:25:45 +000083#define ARM_LOCK_GET_INSTANCE (&arm_lock)
Roberto Vargas00996942017-11-13 13:41:58 +000084
85#if !HW_ASSISTED_COHERENCY
86#define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock)
87#else
88#define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock
89#endif
90#define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock)
91
Dan Handley9df48042015-03-19 18:58:55 +000092/*
93 * These are wrapper macros to the Coherent Memory Bakery Lock API.
94 */
95#define arm_lock_init() bakery_lock_init(&arm_lock)
96#define arm_lock_get() bakery_lock_get(&arm_lock)
97#define arm_lock_release() bakery_lock_release(&arm_lock)
98
99#else
100
Dan Handley9df48042015-03-19 18:58:55 +0000101/*
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000102 * Empty macros for all other BL stages other than BL31 and BL32
Dan Handley9df48042015-03-19 18:58:55 +0000103 */
Jeenu Viswambharan749d25b2017-08-23 14:12:59 +0100104#define ARM_INSTANTIATE_LOCK static int arm_lock __unused
Soby Mathewea26bad2016-11-14 12:25:45 +0000105#define ARM_LOCK_GET_INSTANCE 0
Dan Handley9df48042015-03-19 18:58:55 +0000106#define arm_lock_init()
107#define arm_lock_get()
108#define arm_lock_release()
109
Soby Mathew074f6932017-02-28 22:58:29 +0000110#endif /* defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32)) */
Dan Handley9df48042015-03-19 18:58:55 +0000111
Soby Mathew7799cf72015-04-16 14:49:09 +0100112#if ARM_RECOM_STATE_ID_ENC
113/*
114 * Macros used to parse state information from State-ID if it is using the
115 * recommended encoding for State-ID.
116 */
117#define ARM_LOCAL_PSTATE_WIDTH 4
118#define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
119
120/* Macros to construct the composite power state */
121
122/* Make composite power state parameter till power level 0 */
123#if PSCI_EXTENDED_STATE_ID
124
125#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
126 (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
127#else
128#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
129 (((lvl0_state) << PSTATE_ID_SHIFT) | \
130 ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
131 ((type) << PSTATE_TYPE_SHIFT))
132#endif /* __PSCI_EXTENDED_STATE_ID__ */
133
134/* Make composite power state parameter till power level 1 */
135#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
136 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
137 arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
138
Soby Mathewa869de12015-05-08 10:18:59 +0100139/* Make composite power state parameter till power level 2 */
140#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
141 (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
142 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
143
Soby Mathew7799cf72015-04-16 14:49:09 +0100144#endif /* __ARM_RECOM_STATE_ID_ENC__ */
145
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000146/* ARM State switch error codes */
147#define STATE_SW_E_PARAM (-2)
148#define STATE_SW_E_DENIED (-3)
Dan Handley9df48042015-03-19 18:58:55 +0000149
Dan Handley9df48042015-03-19 18:58:55 +0000150/* IO storage utility functions */
151void arm_io_setup(void);
152
153/* Security utility functions */
Summer Qin5ce394c2018-03-12 11:28:26 +0800154void arm_tzc400_setup(const arm_tzc_regions_info_t *tzc_regions);
Vikram Kanigiri510d87b2016-01-29 12:32:58 +0000155struct tzc_dmc500_driver_data;
Summer Qin5ce394c2018-03-12 11:28:26 +0800156void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
157 const arm_tzc_regions_info_t *tzc_regions);
Dan Handley9df48042015-03-19 18:58:55 +0000158
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100159/* Console utility functions */
160void arm_console_boot_init(void);
161void arm_console_boot_end(void);
162void arm_console_runtime_init(void);
163void arm_console_runtime_end(void);
164
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100165/* Systimer utility function */
166void arm_configure_sys_timer(void);
167
Dan Handley9df48042015-03-19 18:58:55 +0000168/* PM utility functions */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100169int arm_validate_power_state(unsigned int power_state,
170 psci_power_state_t *req_state);
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100171int arm_validate_psci_entrypoint(uintptr_t entrypoint);
Soby Mathew0d9e8522015-07-15 13:36:24 +0100172int arm_validate_ns_entrypoint(uintptr_t entrypoint);
Soby Mathew9ca28062017-10-11 16:08:58 +0100173void arm_system_pwr_domain_save(void);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100174void arm_system_pwr_domain_resume(void);
Roberto Vargas1a6eed32018-02-12 12:36:17 +0000175int arm_psci_read_mem_protect(int *enabled);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100176int arm_nor_psci_write_mem_protect(int val);
Roberto Vargas550eb082018-01-05 16:00:05 +0000177void arm_nor_psci_do_static_mem_protect(void);
178void arm_nor_psci_do_dyn_mem_protect(void);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100179int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100180
181/* Topology utility function */
182int arm_check_mpidr(u_register_t mpidr);
Dan Handley9df48042015-03-19 18:58:55 +0000183
184/* BL1 utility functions */
185void arm_bl1_early_platform_setup(void);
186void arm_bl1_platform_setup(void);
187void arm_bl1_plat_arch_setup(void);
188
189/* BL2 utility functions */
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000190void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, struct meminfo *mem_layout);
Dan Handley9df48042015-03-19 18:58:55 +0000191void arm_bl2_platform_setup(void);
192void arm_bl2_plat_arch_setup(void);
193uint32_t arm_get_spsr_for_bl32_entry(void);
194uint32_t arm_get_spsr_for_bl33_entry(void);
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000195int arm_bl2_handle_post_image_load(unsigned int image_id);
Dan Handley9df48042015-03-19 18:58:55 +0000196
Roberto Vargas52207802017-11-17 13:22:18 +0000197/* BL2 at EL3 functions */
198void arm_bl2_el3_early_platform_setup(void);
199void arm_bl2_el3_plat_arch_setup(void);
200
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100201/* BL2U utility functions */
202void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
203 void *plat_info);
204void arm_bl2u_platform_setup(void);
205void arm_bl2u_plat_arch_setup(void);
206
Juan Castillo7d199412015-12-14 09:35:25 +0000207/* BL31 utility functions */
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000208void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
209 uintptr_t hw_config, void *plat_params_from_bl2);
Dan Handley9df48042015-03-19 18:58:55 +0000210void arm_bl31_platform_setup(void);
Soby Mathew2fd66be2015-12-09 11:38:43 +0000211void arm_bl31_plat_runtime_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000212void arm_bl31_plat_arch_setup(void);
213
214/* TSP utility functions */
215void arm_tsp_early_platform_setup(void);
216
Soby Mathew7b754182016-07-11 14:15:27 +0100217/* SP_MIN utility functions */
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000218void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
219 uintptr_t hw_config, void *plat_params_from_bl2);
Dimitris Papastamos52323b02017-06-07 13:45:41 +0100220void arm_sp_min_plat_runtime_setup(void);
Soby Mathew7b754182016-07-11 14:15:27 +0100221
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100222/* FIP TOC validity check */
223int arm_io_is_toc_valid(void);
Dan Handley9df48042015-03-19 18:58:55 +0000224
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000225/* Utility functions for Dynamic Config */
226void arm_load_tb_fw_config(void);
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000227void arm_bl2_set_tb_cfg_addr(void *dtb);
228void arm_bl2_dyn_cfg_init(void);
John Tsichritzisc34341a2018-07-30 13:41:52 +0100229void arm_bl1_set_mbedtls_heap(void);
230int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000231
Dan Handley9df48042015-03-19 18:58:55 +0000232/*
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100233 * Free the memory storing initialization code only used during an images boot
234 * time so it can be reclaimed for runtime data
235 */
236void arm_free_init_memory(void);
237
238/*
Dan Handley9df48042015-03-19 18:58:55 +0000239 * Mandatory functions required in ARM standard platforms
240 */
Soby Mathew47e43f22016-02-01 14:04:34 +0000241unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000242void plat_arm_gic_driver_init(void);
Dan Handley9df48042015-03-19 18:58:55 +0000243void plat_arm_gic_init(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000244void plat_arm_gic_cpuif_enable(void);
245void plat_arm_gic_cpuif_disable(void);
Jeenu Viswambharan78132c92016-12-09 11:12:34 +0000246void plat_arm_gic_redistif_on(void);
247void plat_arm_gic_redistif_off(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000248void plat_arm_gic_pcpu_init(void);
Soby Mathew9ca28062017-10-11 16:08:58 +0100249void plat_arm_gic_save(void);
250void plat_arm_gic_resume(void);
Dan Handley9df48042015-03-19 18:58:55 +0000251void plat_arm_security_setup(void);
252void plat_arm_pwrc_setup(void);
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000253void plat_arm_interconnect_init(void);
254void plat_arm_interconnect_enter_coherency(void);
255void plat_arm_interconnect_exit_coherency(void);
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100256void plat_arm_program_trusted_mailbox(uintptr_t address);
Sathees Balya22576072018-09-03 17:41:13 +0100257int plat_arm_bl1_fwu_needed(void);
258void plat_arm_error_handler(int err);
Dan Handley9df48042015-03-19 18:58:55 +0000259
Summer Qin93c812f2017-02-28 16:46:17 +0000260#if ARM_PLAT_MT
261unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
262#endif
263
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100264/*
265 * This function is called after loading SCP_BL2 image and it is used to perform
266 * any platform-specific actions required to handle the SCP firmware.
267 */
268int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100269
Dan Handley9df48042015-03-19 18:58:55 +0000270/*
271 * Optional functions required in ARM standard platforms
272 */
273void plat_arm_io_setup(void);
274int plat_arm_get_alt_image_source(
Juan Castillo3a66aca2015-04-13 17:36:19 +0100275 unsigned int image_id,
276 uintptr_t *dev_handle,
277 uintptr_t *image_spec);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100278unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
Vikram Kanigiri07035432015-11-12 18:52:34 +0000279const mmap_region_t *plat_arm_get_mmap(void);
Dan Handley9df48042015-03-19 18:58:55 +0000280
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100281/* Allow platform to override psci_pm_ops during runtime */
282const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
283
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000284/* Execution state switch in ARM platforms */
285int arm_execution_state_switch(unsigned int smc_fid,
286 uint32_t pc_hi,
287 uint32_t pc_lo,
288 uint32_t cookie_hi,
289 uint32_t cookie_lo,
290 void *handle);
291
Soby Mathew6d07e672018-03-01 10:53:33 +0000292/* Optional functions for SP_MIN */
293void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
294 u_register_t arg2, u_register_t arg3);
295
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000296/* global variables */
297extern plat_psci_ops_t plat_arm_psci_pm_ops;
298extern const mmap_region_t plat_arm_mmap[];
Jeenu Viswambharan4542cfe2018-07-19 08:03:46 +0100299extern const unsigned int arm_pm_idle_states[];
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000300
Dan Handley9df48042015-03-19 18:58:55 +0000301#endif /* __PLAT_ARM_H__ */