blob: a76832ee5b5eff4ce8de6a450313c5e68d00bee7 [file] [log] [blame]
Jay Buddhabhattic6daff02022-09-05 02:56:32 -07001/*
2 * Copyright (c) 2022, Xilinx, Inc. All rights reserved.
Ronak Jain807f41b2024-05-08 02:41:13 -07003 * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
Jay Buddhabhattic6daff02022-09-05 02:56:32 -07004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
8#include <assert.h>
9
10#include <common/debug.h>
11#include <lib/mmio.h>
12#include <lib/psci/psci.h>
13#include <plat/arm/common/plat_arm.h>
14#include <plat/common/platform.h>
15#include <plat_arm.h>
16
Jay Buddhabhatti10e71e42023-06-19 05:08:54 -070017#include <drivers/delay_timer.h>
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070018#include <plat_private.h>
19#include "pm_api_sys.h"
20#include "pm_client.h"
21#include <pm_common.h>
Jay Buddhabhatti10e71e42023-06-19 05:08:54 -070022#include "pm_ipi.h"
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070023#include "pm_svc_main.h"
24#include "versal_net_def.h"
25
26static uintptr_t versal_net_sec_entry;
27
28static int32_t versal_net_pwr_domain_on(u_register_t mpidr)
29{
Maheedhar Bollapalli60837112024-10-21 05:41:14 +000030 int32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070031 const struct pm_proc *proc;
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +000032 int32_t ret = PSCI_E_INTERN_FAIL;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070033
34 VERBOSE("%s: mpidr: 0x%lx, cpuid: %x\n",
35 __func__, mpidr, cpu_id);
36
37 if (cpu_id == -1) {
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +000038 goto exit_label;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070039 }
40
41 proc = pm_get_proc(cpu_id);
Ronak Jain807f41b2024-05-08 02:41:13 -070042 if (proc == NULL) {
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +000043 goto exit_label;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070044 }
45
Maheedhar Bollapalliad1553d2024-10-14 11:15:53 +000046 (void)pm_req_wakeup(proc->node_id, (versal_net_sec_entry & 0xFFFFFFFFU) | 0x1U,
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070047 versal_net_sec_entry >> 32, 0, 0);
48
49 /* Clear power down request */
50 pm_client_wakeup(proc);
51
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +000052 ret = PSCI_E_SUCCESS;
53
54exit_label:
55 return ret;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070056}
57
58/**
Prasad Kummari7d0623a2023-06-09 14:32:00 +053059 * versal_net_pwr_domain_off() - This function performs actions to turn off
60 * core.
61 * @target_state: Targeted state.
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070062 *
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070063 */
64static void versal_net_pwr_domain_off(const psci_power_state_t *target_state)
65{
Maheedhar Bollapalli828a07a2024-10-08 05:50:05 +000066 uint32_t ret, fw_api_version, version_type[RET_PAYLOAD_ARG_CNT] = {0U};
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070067 uint32_t cpu_id = plat_my_core_pos();
68 const struct pm_proc *proc = pm_get_proc(cpu_id);
69
Ronak Jain807f41b2024-05-08 02:41:13 -070070 if (proc == NULL) {
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +000071 goto exit_label;
Michal Simekb8eca3b2024-04-19 12:16:46 +020072 }
73
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070074 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
75 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
76 __func__, i, target_state->pwr_domain_state[i]);
77 }
78
79 /* Prevent interrupts from spuriously waking up this cpu */
Jay Buddhabhattib7bb1ed2023-10-05 21:55:28 -070080 plat_arm_gic_cpuif_disable();
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070081
82 /*
83 * Send request to PMC to power down the appropriate APU CPU
84 * core.
85 * According to PSCI specification, CPU_off function does not
86 * have resume address and CPU core can only be woken up
87 * invoking CPU_on function, during which resume address will
88 * be set.
89 */
Maheedhar Bollapalli828a07a2024-10-08 05:50:05 +000090 ret = pm_feature_check((uint32_t)PM_SELF_SUSPEND, &version_type[0], SECURE_FLAG);
Maheedhar Bollapalli60837112024-10-21 05:41:14 +000091 if (ret == (uint32_t)PM_RET_SUCCESS) {
Maheedhar Bollapalli828a07a2024-10-08 05:50:05 +000092 fw_api_version = version_type[0] & 0xFFFFU;
Jay Buddhabhatti31488a32023-09-11 23:50:06 -070093 if (fw_api_version >= 3U) {
94 (void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_OFF, 0,
95 SECURE_FLAG);
96 } else {
97 (void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0,
98 SECURE_FLAG);
99 }
100 }
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +0000101
102exit_label:
103 return;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700104}
105
106/**
Prasad Kummari7d0623a2023-06-09 14:32:00 +0530107 * versal_net_system_reset() - This function sends the reset request to firmware
108 * for the system to reset. This function does not
109 * return.
110 *
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700111 */
112static void __dead2 versal_net_system_reset(void)
113{
Jay Buddhabhatti10e71e42023-06-19 05:08:54 -0700114 uint32_t ret, timeout = 10000U;
115
116 request_cpu_pwrdwn();
117
118 /*
119 * Send the system reset request to the firmware if power down request
120 * is not received from firmware.
121 */
122 if (!pwrdwn_req_received) {
123 (void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_RESET,
124 pm_get_shutdown_scope(), SECURE_FLAG);
125
126 /*
127 * Wait for system shutdown request completed and idle callback
128 * not received.
129 */
130 do {
131 ret = ipi_mb_enquire_status(primary_proc->ipi->local_ipi_id,
132 primary_proc->ipi->remote_ipi_id);
133 udelay(100);
134 timeout--;
135 } while ((ret != IPI_MB_STATUS_RECV_PENDING) && (timeout > 0U));
136 }
137
138 (void)psci_cpu_off();
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700139
Maheedhar Bollapalli2093b252024-10-14 06:48:43 +0000140 while (true) {
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700141 wfi();
142 }
143}
144
145/**
146 * versal_net_pwr_domain_suspend() - This function sends request to PMC to suspend
Prasad Kummari7d0623a2023-06-09 14:32:00 +0530147 * core.
148 * @target_state: Targeted state.
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700149 *
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700150 */
151static void versal_net_pwr_domain_suspend(const psci_power_state_t *target_state)
152{
153 uint32_t state;
154 uint32_t cpu_id = plat_my_core_pos();
155 const struct pm_proc *proc = pm_get_proc(cpu_id);
156
Ronak Jain807f41b2024-05-08 02:41:13 -0700157 if (proc == NULL) {
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +0000158 goto exit_label;
Michal Simekb8eca3b2024-04-19 12:16:46 +0200159 }
160
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700161 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
162 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
163 __func__, i, target_state->pwr_domain_state[i]);
164 }
165
Jay Buddhabhattib7bb1ed2023-10-05 21:55:28 -0700166 plat_arm_gic_cpuif_disable();
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700167
168 if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
Jay Buddhabhattib7bb1ed2023-10-05 21:55:28 -0700169 plat_arm_gic_save();
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700170 }
171
Maheedhar Bollapalli71d8e2b2024-10-14 04:19:45 +0000172 state = (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) ?
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700173 PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE;
174
175 /* Send request to PMC to suspend this core */
Maheedhar Bollapalliad1553d2024-10-14 11:15:53 +0000176 (void)pm_self_suspend(proc->node_id, MAX_LATENCY, state, versal_net_sec_entry,
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700177 SECURE_FLAG);
178
179 /* TODO: disable coherency */
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +0000180
181exit_label:
182 return;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700183}
184
185static void versal_net_pwr_domain_on_finish(const psci_power_state_t *target_state)
186{
187 (void)target_state;
188
189 /* Enable the gic cpu interface */
Jay Buddhabhattib7bb1ed2023-10-05 21:55:28 -0700190 plat_arm_gic_pcpu_init();
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700191
192 /* Program the gic per-cpu distributor or re-distributor interface */
Jay Buddhabhattib7bb1ed2023-10-05 21:55:28 -0700193 plat_arm_gic_cpuif_enable();
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700194}
195
196/**
197 * versal_net_pwr_domain_suspend_finish() - This function performs actions to finish
Prasad Kummari7d0623a2023-06-09 14:32:00 +0530198 * suspend procedure.
199 * @target_state: Targeted state.
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700200 *
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700201 */
202static void versal_net_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
203{
204 uint32_t cpu_id = plat_my_core_pos();
205 const struct pm_proc *proc = pm_get_proc(cpu_id);
206
Ronak Jain807f41b2024-05-08 02:41:13 -0700207 if (proc == NULL) {
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +0000208 goto exit_label;
Michal Simekb8eca3b2024-04-19 12:16:46 +0200209 }
210
Maheedhar Bollapallic59b1df2024-10-24 06:02:48 +0000211 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700212 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
213 __func__, i, target_state->pwr_domain_state[i]);
Maheedhar Bollapallic59b1df2024-10-24 06:02:48 +0000214 }
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700215
216 /* Clear the APU power control register for this cpu */
217 pm_client_wakeup(proc);
218
219 /* TODO: enable coherency */
220
221 /* APU was turned off, so restore GIC context */
222 if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
Jay Buddhabhattib7bb1ed2023-10-05 21:55:28 -0700223 plat_arm_gic_resume();
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700224 }
225
Jay Buddhabhattib7bb1ed2023-10-05 21:55:28 -0700226 plat_arm_gic_cpuif_enable();
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +0000227
228exit_label:
229 return;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700230}
231
232/**
233 * versal_net_system_off() - This function sends the system off request
Prasad Kummari7d0623a2023-06-09 14:32:00 +0530234 * to firmware. This function does not return.
235 *
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700236 */
237static void __dead2 versal_net_system_off(void)
238{
239 /* Send the power down request to the PMC */
Maheedhar Bollapalliad1553d2024-10-14 11:15:53 +0000240 (void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_SHUTDOWN,
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700241 pm_get_shutdown_scope(), SECURE_FLAG);
242
Maheedhar Bollapalli2093b252024-10-14 06:48:43 +0000243 while (true) {
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700244 wfi();
245 }
246}
247
248/**
249 * versal_net_validate_power_state() - This function ensures that the power state
Prasad Kummari7d0623a2023-06-09 14:32:00 +0530250 * parameter in request is valid.
251 * @power_state: Power state of core.
252 * @req_state: Requested state.
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700253 *
Prasad Kummari7d0623a2023-06-09 14:32:00 +0530254 * Return: Returns status, either PSCI_E_SUCCESS or reason.
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700255 *
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700256 */
257static int32_t versal_net_validate_power_state(unsigned int power_state,
258 psci_power_state_t *req_state)
259{
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +0000260 int32_t ret = PSCI_E_INVALID_PARAMS;
261
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700262 VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
263
Maheedhar Bollapalli1e1d1b02024-10-22 06:53:27 +0000264 uint32_t pstate = psci_get_pstate_type(power_state);
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700265
Maheedhar Bollapalli311dce72024-09-27 05:55:04 +0000266 assert(req_state != NULL);
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700267
268 /* Sanity check the requested state */
269 if (pstate == PSTATE_TYPE_STANDBY) {
270 req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
271 } else {
Jay Buddhabhatti6cd94be2023-03-22 22:44:16 -0700272 req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700273 }
274
275 /* We expect the 'state id' to be zero */
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +0000276 if (psci_get_pstate_id(power_state) == 0U) {
277 ret = PSCI_E_SUCCESS;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700278 }
279
Maheedhar Bollapallid27a5162024-10-29 03:34:49 +0000280 return ret;
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700281}
282
283/**
Prasad Kummari7d0623a2023-06-09 14:32:00 +0530284 * versal_net_get_sys_suspend_power_state() - Get power state for system
285 * suspend.
286 * @req_state: Requested state.
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700287 *
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700288 */
289static void versal_net_get_sys_suspend_power_state(psci_power_state_t *req_state)
290{
Jay Buddhabhatti7c5adef2022-12-29 21:58:35 -0800291 uint64_t i;
292
Maheedhar Bollapallic59b1df2024-10-24 06:02:48 +0000293 for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) {
Jay Buddhabhatti7c5adef2022-12-29 21:58:35 -0800294 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
Maheedhar Bollapallic59b1df2024-10-24 06:02:48 +0000295 }
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700296}
297
298static const struct plat_psci_ops versal_net_nopmc_psci_ops = {
299 .pwr_domain_on = versal_net_pwr_domain_on,
300 .pwr_domain_off = versal_net_pwr_domain_off,
301 .pwr_domain_on_finish = versal_net_pwr_domain_on_finish,
302 .pwr_domain_suspend = versal_net_pwr_domain_suspend,
303 .pwr_domain_suspend_finish = versal_net_pwr_domain_suspend_finish,
304 .system_off = versal_net_system_off,
305 .system_reset = versal_net_system_reset,
306 .validate_power_state = versal_net_validate_power_state,
307 .get_sys_suspend_power_state = versal_net_get_sys_suspend_power_state,
308};
309
310/*******************************************************************************
311 * Export the platform specific power ops.
312 ******************************************************************************/
313int32_t plat_setup_psci_ops(uintptr_t sec_entrypoint,
314 const struct plat_psci_ops **psci_ops)
315{
316 versal_net_sec_entry = sec_entrypoint;
317
318 VERBOSE("Setting up entry point %lx\n", versal_net_sec_entry);
319
320 *psci_ops = &versal_net_nopmc_psci_ops;
321
322 return 0;
323}
324
325int32_t sip_svc_setup_init(void)
326{
327 return pm_setup();
328}
329
330uint64_t smc_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3, uint64_t x4,
331 void *cookie, void *handle, uint64_t flags)
332{
333 return pm_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
334}