blob: 4165a1e081ac4b9fbc33c66ec88a8ce72d496a09 [file] [log] [blame]
Marek Vasut3af20052019-02-25 14:57:08 +01001/*
2 * Copyright (c) 2019, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
8
9#include <common/debug.h>
10
11#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_m3_v30.h"
14
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090015#define RCAR_QOS_VERSION "rev.0.03"
Marek Vasut3af20052019-02-25 14:57:08 +010016
Marek Vasut3af20052019-02-25 14:57:08 +010017#define QOSWT_TIME_BANK0 (20000000U) //unit:ns
18
19#define QOSWT_WTEN_ENABLE (0x1U)
20
21#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_30 (SL_INIT_SSLOTCLK_M3_30 - 0x5U)
22
23#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
24#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
25#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
26#define QOSWT_WTREF_SLOT1_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
27
28#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
29#define WT_BASE_SUB_SLOT_NUM0 (12U)
30#define QOSWT_WTSET0_PERIOD0_M3_30 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_30)-1U)
31#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
32#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
33
34#define QOSWT_WTSET1_PERIOD1_M3_30 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_30)-1U)
35#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
36#define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 -1U)
37
38#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
39
Marek Vasut3af20052019-02-25 14:57:08 +010040#if RCAR_REF_INT == RCAR_REF_DEFAULT
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090041#include "qos_init_m3_v30_mstat195.h"
Marek Vasut3af20052019-02-25 14:57:08 +010042#else
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090043#include "qos_init_m3_v30_mstat390.h"
Marek Vasut3af20052019-02-25 14:57:08 +010044#endif
45
46#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
47
Marek Vasut3af20052019-02-25 14:57:08 +010048#if RCAR_REF_INT == RCAR_REF_DEFAULT
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090049#include "qos_init_m3_v30_qoswt195.h"
Marek Vasut3af20052019-02-25 14:57:08 +010050#else
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090051#include "qos_init_m3_v30_qoswt390.h"
Marek Vasut3af20052019-02-25 14:57:08 +010052#endif
53
54#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
55#endif
56
57static void dbsc_setting(void)
58{
Marek Vasut3af20052019-02-25 14:57:08 +010059 /* Register write enable */
60 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
61
62 /* BUFCAM settings */
Marek Vasut6a669f62019-06-14 01:50:16 +020063 io_write_32(DBSC_DBCAM0CNF1, 0x00043218);
64 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4);
65 io_write_32(DBSC_DBCAM0CNF3, 0x00000000);
66 io_write_32(DBSC_DBSCHCNT0, 0x000F0037);
67 io_write_32(DBSC_DBSCHSZ0, 0x00000001);
68 io_write_32(DBSC_DBSCHRW0, 0x22421111);
Marek Vasut3af20052019-02-25 14:57:08 +010069
Marek Vasut5ea57a522019-06-14 01:51:40 +020070 /* DDR3 */
71 io_write_32(DBSC_SCFCTST2, 0x012F1123);
Marek Vasut3af20052019-02-25 14:57:08 +010072
73 /* QoS Settings */
74 io_write_32(DBSC_DBSCHQOS00, 0x00000F00);
75 io_write_32(DBSC_DBSCHQOS01, 0x00000B00);
76 io_write_32(DBSC_DBSCHQOS02, 0x00000000);
77 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
78 io_write_32(DBSC_DBSCHQOS40, 0x00000300);
79 io_write_32(DBSC_DBSCHQOS41, 0x000002F0);
80 io_write_32(DBSC_DBSCHQOS42, 0x00000200);
81 io_write_32(DBSC_DBSCHQOS43, 0x00000100);
82 io_write_32(DBSC_DBSCHQOS90, 0x00000100);
83 io_write_32(DBSC_DBSCHQOS91, 0x000000F0);
84 io_write_32(DBSC_DBSCHQOS92, 0x000000A0);
85 io_write_32(DBSC_DBSCHQOS93, 0x00000040);
86 io_write_32(DBSC_DBSCHQOS120, 0x00000040);
87 io_write_32(DBSC_DBSCHQOS121, 0x00000030);
88 io_write_32(DBSC_DBSCHQOS122, 0x00000020);
89 io_write_32(DBSC_DBSCHQOS123, 0x00000010);
90 io_write_32(DBSC_DBSCHQOS130, 0x00000100);
91 io_write_32(DBSC_DBSCHQOS131, 0x000000F0);
92 io_write_32(DBSC_DBSCHQOS132, 0x000000A0);
93 io_write_32(DBSC_DBSCHQOS133, 0x00000040);
94 io_write_32(DBSC_DBSCHQOS140, 0x000000C0);
95 io_write_32(DBSC_DBSCHQOS141, 0x000000B0);
96 io_write_32(DBSC_DBSCHQOS142, 0x00000080);
97 io_write_32(DBSC_DBSCHQOS143, 0x00000040);
98 io_write_32(DBSC_DBSCHQOS150, 0x00000040);
99 io_write_32(DBSC_DBSCHQOS151, 0x00000030);
100 io_write_32(DBSC_DBSCHQOS152, 0x00000020);
101 io_write_32(DBSC_DBSCHQOS153, 0x00000010);
102
103 /* Register write protect */
104 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
105}
106
107void qos_init_m3_v30(void)
108{
109 dbsc_setting();
110
111 /* DRAM Split Address mapping */
112#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
113 #if RCAR_LSI == RCAR_M3
114 #error "Don't set DRAM Split 4ch(M3)"
115 #else
116 ERROR("DRAM Split 4ch not supported.(M3)");
117 panic();
118 #endif
119#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
120 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
121 NOTICE("BL2: DRAM Split is 2ch\n");
122 io_write_32(AXI_ADSPLCR0, 0x00000000U);
123 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
124 | ADSPLCR0_SPLITSEL(0xFFU)
125 | ADSPLCR0_AREA(0x1DU)
126 | ADSPLCR0_SWP);
127 io_write_32(AXI_ADSPLCR2, 0x00001004U);
128 io_write_32(AXI_ADSPLCR3, 0x00000000U);
129#else
130 NOTICE("BL2: DRAM Split is OFF\n");
131#endif
132
133#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
134#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
135 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
136#endif
137
138#if RCAR_REF_INT == RCAR_REF_DEFAULT
139 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
140#else
141 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
142#endif
143
144#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
145 NOTICE("BL2: Periodic Write DQ Training\n");
146#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
147
148 io_write_32(QOSCTRL_RAS, 0x00000044U);
149 io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
150 io_write_32(QOSCTRL_DANT, 0x0020100AU);
151 io_write_32(QOSCTRL_FSS, 0x0000000AU);
152 io_write_32(QOSCTRL_INSFC, 0x06330001U);
153 io_write_32(QOSCTRL_EARLYR, 0x00000001U);
154 io_write_32(QOSCTRL_RACNT0, 0x02010003U); /* GPU Boost Mode ON */
155
156 /* GPU Boost Mode */
157 io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
158
159 io_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK_M3_30);
160 io_write_32(QOSCTRL_REF_ARS, ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_30 << 16)));
161
Marek Vasut3af20052019-02-25 14:57:08 +0100162 uint32_t i;
163
164 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
Marek Vasut5753df42019-06-14 01:39:27 +0200165 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
166 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
Marek Vasut3af20052019-02-25 14:57:08 +0100167 }
168 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
Marek Vasut5753df42019-06-14 01:39:27 +0200169 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
170 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
Marek Vasut3af20052019-02-25 14:57:08 +0100171 }
172#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
173 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
Marek Vasut5753df42019-06-14 01:39:27 +0200174 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8, qoswt_fix[i]);
175 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8, qoswt_fix[i]);
Marek Vasut3af20052019-02-25 14:57:08 +0100176 }
177 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
Marek Vasut5753df42019-06-14 01:39:27 +0200178 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
179 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
Marek Vasut3af20052019-02-25 14:57:08 +0100180 }
181#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
Marek Vasut3af20052019-02-25 14:57:08 +0100182
183 /* RT bus Leaf setting */
184 io_write_32(RT_ACT0, 0x00000000U);
185 io_write_32(RT_ACT1, 0x00000000U);
186
187 /* CCI bus Leaf setting */
188 io_write_32(CPU_ACT0, 0x00000003U);
189 io_write_32(CPU_ACT1, 0x00000003U);
190 io_write_32(CPU_ACT2, 0x00000003U);
191 io_write_32(CPU_ACT3, 0x00000003U);
192
193 io_write_32(QOSCTRL_RAEN, 0x00000001U);
194
195#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
196 /* re-write training setting */
197 io_write_32(QOSWT_WTREF, ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
198 io_write_32(QOSWT_WTSET0, ((QOSWT_WTSET0_PERIOD0_M3_30 << 16) | (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
199 io_write_32(QOSWT_WTSET1, ((QOSWT_WTSET1_PERIOD1_M3_30 << 16) | (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
200
201 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
202#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
203
204 io_write_32(QOSCTRL_STATQC, 0x00000001U);
205#else
206 NOTICE("BL2: QoS is None\n");
207
208 io_write_32(QOSCTRL_RAEN, 0x00000001U);
209#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
210}