blob: 2ac1e17d8d12c8bf0df82eff26dd40cc3603bc2a [file] [log] [blame]
Yatharth Kochara9f776c2016-11-10 16:17:51 +00001/*
2 * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Yatharth Kochara9f776c2016-11-10 16:17:51 +00005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef CORTEX_A57_H
8#define CORTEX_A57_H
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Yatharth Kochara9f776c2016-11-10 16:17:51 +000011
12/* Cortex-A57 midr for revision 0 */
13#define CORTEX_A57_MIDR 0x410FD070
14
15/* Retention timer tick definitions */
16#define RETENTION_ENTRY_TICKS_2 0x1
17#define RETENTION_ENTRY_TICKS_8 0x2
18#define RETENTION_ENTRY_TICKS_32 0x3
19#define RETENTION_ENTRY_TICKS_64 0x4
20#define RETENTION_ENTRY_TICKS_128 0x5
21#define RETENTION_ENTRY_TICKS_256 0x6
22#define RETENTION_ENTRY_TICKS_512 0x7
23
24/*******************************************************************************
25 * CPU Extended Control register specific definitions.
26 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070027#define CORTEX_A57_ECTLR p15, 1, c15
Yatharth Kochara9f776c2016-11-10 16:17:51 +000028
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010029#define CORTEX_A57_ECTLR_SMP_BIT (ULL(1) << 6)
30#define CORTEX_A57_ECTLR_DIS_TWD_ACC_PFTCH_BIT (ULL(1) << 38)
31#define CORTEX_A57_ECTLR_L2_IPFTCH_DIST_MASK (ULL(0x3) << 35)
32#define CORTEX_A57_ECTLR_L2_DPFTCH_DIST_MASK (ULL(0x3) << 32)
Yatharth Kochara9f776c2016-11-10 16:17:51 +000033
Varun Wadekar1384a162017-06-05 14:54:46 -070034#define CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT 0
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010035#define CORTEX_A57_ECTLR_CPU_RET_CTRL_MASK (ULL(0x7) << CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT)
Yatharth Kochara9f776c2016-11-10 16:17:51 +000036
37/*******************************************************************************
38 * CPU Memory Error Syndrome register specific definitions.
39 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070040#define CORTEX_A57_CPUMERRSR p15, 2, c15
Yatharth Kochara9f776c2016-11-10 16:17:51 +000041
42/*******************************************************************************
43 * CPU Auxiliary Control register specific definitions.
44 ******************************************************************************/
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010045#define CORTEX_A57_CPUACTLR p15, 0, c15
Yatharth Kochara9f776c2016-11-10 16:17:51 +000046
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010047#define CORTEX_A57_CPUACTLR_DIS_LOAD_PASS_DMB (ULL(1) << 59)
Dimitris Papastamos4a284a42018-05-17 14:41:13 +010048#define CORTEX_A57_CPUACTLR_DIS_LOAD_PASS_STORE (ULL(1) << 55)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010049#define CORTEX_A57_CPUACTLR_GRE_NGRE_AS_NGNRE (ULL(1) << 54)
50#define CORTEX_A57_CPUACTLR_DIS_OVERREAD (ULL(1) << 52)
51#define CORTEX_A57_CPUACTLR_NO_ALLOC_WBWA (ULL(1) << 49)
52#define CORTEX_A57_CPUACTLR_DCC_AS_DCCI (ULL(1) << 44)
53#define CORTEX_A57_CPUACTLR_FORCE_FPSCR_FLUSH (ULL(1) << 38)
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +010054#define CORTEX_A57_CPUACTLR_DIS_INSTR_PREFETCH (ULL(1) << 32)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010055#define CORTEX_A57_CPUACTLR_DIS_STREAMING (ULL(3) << 27)
56#define CORTEX_A57_CPUACTLR_DIS_L1_STREAMING (ULL(3) << 25)
57#define CORTEX_A57_CPUACTLR_DIS_INDIRECT_PREDICTOR (ULL(1) << 4)
Yatharth Kochara9f776c2016-11-10 16:17:51 +000058
59/*******************************************************************************
60 * L2 Control register specific definitions.
61 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010062#define CORTEX_A57_L2CTLR p15, 1, c9, c0, 2
Yatharth Kochara9f776c2016-11-10 16:17:51 +000063
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010064#define CORTEX_A57_L2CTLR_DATA_RAM_LATENCY_SHIFT 0
65#define CORTEX_A57_L2CTLR_TAG_RAM_LATENCY_SHIFT 6
Yatharth Kochara9f776c2016-11-10 16:17:51 +000066
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010067#define CORTEX_A57_L2_DATA_RAM_LATENCY_3_CYCLES 0x2
68#define CORTEX_A57_L2_TAG_RAM_LATENCY_3_CYCLES 0x2
Yatharth Kochara9f776c2016-11-10 16:17:51 +000069
70/*******************************************************************************
71 * L2 Extended Control register specific definitions.
72 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070073#define CORTEX_A57_L2ECTLR p15, 1, c9, c0, 3
Yatharth Kochara9f776c2016-11-10 16:17:51 +000074
Varun Wadekar1384a162017-06-05 14:54:46 -070075#define CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT 0
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010076#define CORTEX_A57_L2ECTLR_RET_CTRL_MASK (ULL(0x7) << CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT)
Yatharth Kochara9f776c2016-11-10 16:17:51 +000077
78/*******************************************************************************
79 * L2 Memory Error Syndrome register specific definitions.
80 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070081#define CORTEX_A57_L2MERRSR p15, 3, c15
Yatharth Kochara9f776c2016-11-10 16:17:51 +000082
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +000083#endif /* CORTEX_A57_H */