blob: d5176dd17ec47b89affc9ec22c03b725fcda56d4 [file] [log] [blame]
Jacky Bai9bd2f842019-11-28 13:16:33 +08001/*
Silvano di Ninno2fa3aba2020-03-25 09:28:22 +01002 * Copyright 2020-2022 NXP
Jacky Bai9bd2f842019-11-28 13:16:33 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6#ifndef PLATFORM_DEF_H
7#define PLATFORM_DEF_H
8
9#include <lib/utils_def.h>
10#include <lib/xlat_tables/xlat_tables_v2.h>
Marco Felsche1dcc6d2022-07-04 12:14:54 +020011#include <plat/common/common_def.h>
Jacky Baid746daa2019-11-25 13:19:37 +080012
Jacky Bai9bd2f842019-11-28 13:16:33 +080013#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
14#define PLATFORM_LINKER_ARCH aarch64
15
16#define PLATFORM_STACK_SIZE 0xB00
17#define CACHE_WRITEBACK_GRANULE 64
18
19#define PLAT_PRIMARY_CPU U(0x0)
20#define PLATFORM_MAX_CPU_PER_CLUSTER U(4)
21#define PLATFORM_CLUSTER_COUNT U(1)
22#define PLATFORM_CLUSTER0_CORE_COUNT U(4)
23#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
24#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
25
26#define IMX_PWR_LVL0 MPIDR_AFFLVL0
27#define IMX_PWR_LVL1 MPIDR_AFFLVL1
28#define IMX_PWR_LVL2 MPIDR_AFFLVL2
29
30#define PWR_DOMAIN_AT_MAX_LVL U(1)
31#define PLAT_MAX_PWR_LVL U(2)
32#define PLAT_MAX_OFF_STATE U(4)
33#define PLAT_MAX_RET_STATE U(2)
34
35#define PLAT_WAIT_RET_STATE U(1)
36#define PLAT_STOP_OFF_STATE U(3)
37
Peng Fan61adab72021-03-25 18:46:20 +080038#define PLAT_PRI_BITS U(3)
39#define PLAT_SDEI_CRITICAL_PRI 0x10
40#define PLAT_SDEI_NORMAL_PRI 0x20
41#define PLAT_SDEI_SGI_PRIVATE U(9)
42
Jacky Bai9bd2f842019-11-28 13:16:33 +080043#define BL31_BASE U(0x960000)
Marco Felsche1dcc6d2022-07-04 12:14:54 +020044#define BL31_SIZE SZ_128K
45#define BL31_LIMIT (BL31_BASE + BL31_SIZE)
Jacky Bai9bd2f842019-11-28 13:16:33 +080046
47/* non-secure uboot base */
48#define PLAT_NS_IMAGE_OFFSET U(0x40200000)
49
Silvano di Ninno2fa3aba2020-03-25 09:28:22 +010050#define BL32_FDT_OVERLAY_ADDR (PLAT_NS_IMAGE_OFFSET + 0x3000000)
51
Jacky Bai9bd2f842019-11-28 13:16:33 +080052/* GICv3 base address */
53#define PLAT_GICD_BASE U(0x38800000)
54#define PLAT_GICR_BASE U(0x38880000)
55
56#define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 32)
57#define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 32)
58
59#define MAX_XLAT_TABLES 8
60#define MAX_MMAP_REGIONS 16
61
62#define HAB_RVT_BASE U(0x00000900) /* HAB_RVT for i.MX8MM */
63
64#define IMX_BOOT_UART_CLK_IN_HZ 24000000 /* Select 24MHz oscillator */
65#define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE
66#define PLAT_CRASH_UART_CLK_IN_HZ 24000000
67#define IMX_CONSOLE_BAUDRATE 115200
68
69#define IMX_AIPSTZ1 U(0x301f0000)
70#define IMX_AIPSTZ2 U(0x305f0000)
71#define IMX_AIPSTZ3 U(0x309f0000)
72#define IMX_AIPSTZ4 U(0x32df0000)
73
74#define IMX_AIPS_BASE U(0x30000000)
Jacky Bai31f02322019-12-11 16:26:59 +080075#define IMX_AIPS_SIZE U(0x3000000)
Jacky Bai9bd2f842019-11-28 13:16:33 +080076#define IMX_GPV_BASE U(0x32000000)
77#define IMX_GPV_SIZE U(0x800000)
78#define IMX_AIPS1_BASE U(0x30200000)
79#define IMX_AIPS4_BASE U(0x32c00000)
80#define IMX_ANAMIX_BASE U(0x30360000)
81#define IMX_CCM_BASE U(0x30380000)
82#define IMX_SRC_BASE U(0x30390000)
83#define IMX_GPC_BASE U(0x303a0000)
84#define IMX_RDC_BASE U(0x303d0000)
85#define IMX_CSU_BASE U(0x303e0000)
86#define IMX_WDOG_BASE U(0x30280000)
87#define IMX_SNVS_BASE U(0x30370000)
88#define IMX_NOC_BASE U(0x32700000)
89#define IMX_TZASC_BASE U(0x32F80000)
90#define IMX_IOMUX_GPR_BASE U(0x30340000)
91#define IMX_CAAM_BASE U(0x30900000)
92#define IMX_DDRC_BASE U(0x3d400000)
93#define IMX_DDRPHY_BASE U(0x3c000000)
94#define IMX_DDR_IPS_BASE U(0x3d000000)
95#define IMX_DDR_IPS_SIZE U(0x1800000)
96#define IMX_ROM_BASE U(0x0)
Andrey Zhizhikin4d10d1b2022-09-26 22:47:12 +020097#define IMX_ROM_SIZE U(0x40000)
98#define IMX_NS_OCRAM_BASE U(0x900000)
99#define IMX_NS_OCRAM_SIZE U(0x60000)
100#define IMX_CAAM_RAM_BASE U(0x100000)
101#define IMX_CAAM_RAM_SIZE U(0x10000)
102#define IMX_DRAM_BASE U(0x40000000)
103#define IMX_DRAM_SIZE U(0xc0000000)
Jacky Bai9bd2f842019-11-28 13:16:33 +0800104
105#define IMX_GIC_BASE PLAT_GICD_BASE
106#define IMX_GIC_SIZE U(0x200000)
107
108#define WDOG_WSR U(0x2)
109#define WDOG_WCR_WDZST BIT(0)
110#define WDOG_WCR_WDBG BIT(1)
111#define WDOG_WCR_WDE BIT(2)
112#define WDOG_WCR_WDT BIT(3)
113#define WDOG_WCR_SRS BIT(4)
114#define WDOG_WCR_WDA BIT(5)
115#define WDOG_WCR_SRE BIT(6)
116#define WDOG_WCR_WDW BIT(7)
117
118#define SRC_A53RCR0 U(0x4)
119#define SRC_A53RCR1 U(0x8)
120#define SRC_OTG1PHY_SCR U(0x20)
121#define SRC_GPR1_OFFSET U(0x74)
122
123#define SNVS_LPCR U(0x38)
124#define SNVS_LPCR_SRTC_ENV BIT(0)
125#define SNVS_LPCR_DP_EN BIT(5)
126#define SNVS_LPCR_TOP BIT(6)
127
128#define IOMUXC_GPR10 U(0x28)
129#define GPR_TZASC_EN BIT(0)
130#define GPR_TZASC_EN_LOCK BIT(16)
131
132#define ANAMIX_MISC_CTL U(0x124)
133#define DRAM_PLL_CTRL (IMX_ANAMIX_BASE + 0x50)
134
135#define MAX_CSU_NUM U(64)
136
137#define OCRAM_S_BASE U(0x00180000)
138#define OCRAM_S_SIZE U(0x8000)
139#define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE)
140#define SAVED_DRAM_TIMING_BASE OCRAM_S_BASE
141
142#define COUNTER_FREQUENCY 8000000 /* 8MHz */
143
Marco Felsch5b65a992023-09-06 15:57:30 +0200144#define GPV5_BASE_ADDR U(0x32500000)
145#define FORCE_INCR_OFFSET U(0x4044)
146#define FORCE_INCR_BIT_MASK U(0x2)
147
Jacky Bai9bd2f842019-11-28 13:16:33 +0800148#define IMX_WDOG_B_RESET
149
150#define GIC_MAP MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW)
151#define AIPS_MAP MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW) /* AIPS map */
152#define OCRAM_S_MAP MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW) /* OCRAM_S */
153#define DDRC_MAP MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW) /* DDRMIX */
Andrey Zhizhikin4d10d1b2022-09-26 22:47:12 +0200154#define CAAM_RAM_MAP MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW) /* CAMM RAM */
155#define NS_OCRAM_MAP MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW) /* NS OCRAM */
156#define ROM_MAP MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO) /* ROM code */
157
158/*
159 * Note: DRAM region is mapped with entire size available and uses MT_RW
160 * attributes.
161 * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section
162 * for explanation of this mapping scheme.
163 */
164#define DRAM_MAP MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS) /* DRAM */
Jacky Bai9bd2f842019-11-28 13:16:33 +0800165
166#endif /* platform_def.h */