blob: 6183964c06f32fad0cd5e71b716fa2ed1fb0d129 [file] [log] [blame]
Yann Gautieree8f5422019-02-14 11:13:25 +01001/*
Yann Gautiera0a6ff62021-05-10 16:05:18 +02002 * Copyright (C) 2018-2021, STMicroelectronics - All Rights Reserved
Yann Gautieree8f5422019-02-14 11:13:25 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef STM32MP_COMMON_H
8#define STM32MP_COMMON_H
9
Yann Gautiera2e2a302019-02-14 11:13:39 +010010#include <stdbool.h>
11
Yann Gautiere97b6632019-04-19 10:48:36 +020012#include <platform_def.h>
13
Yann Gautiered6515d2021-03-08 15:03:35 +010014#define JEDEC_ST_BKID U(0x0)
15#define JEDEC_ST_MFID U(0x20)
16
Yann Gautieree8f5422019-02-14 11:13:25 +010017/* Functions to save and get boot context address given by ROM code */
Yann Gautiera2e2a302019-02-14 11:13:39 +010018void stm32mp_save_boot_ctx_address(uintptr_t address);
19uintptr_t stm32mp_get_boot_ctx_address(void);
Yann Gautiercf1360d2020-08-27 18:28:57 +020020uint16_t stm32mp_get_boot_itf_selected(void);
Yann Gautieree8f5422019-02-14 11:13:25 +010021
Yann Gautieraf19ff92019-06-04 18:23:10 +020022bool stm32mp_is_single_core(void);
Lionel Debieve0e73d732019-09-16 12:17:09 +020023bool stm32mp_is_closed_device(void);
Yann Gautieraf19ff92019-06-04 18:23:10 +020024
Yann Gautier3d78a2e2019-02-14 11:01:20 +010025/* Return the base address of the DDR controller */
26uintptr_t stm32mp_ddrctrl_base(void);
27
28/* Return the base address of the DDR PHY */
29uintptr_t stm32mp_ddrphyc_base(void);
30
31/* Return the base address of the PWR peripheral */
32uintptr_t stm32mp_pwr_base(void);
33
34/* Return the base address of the RCC peripheral */
35uintptr_t stm32mp_rcc_base(void);
36
Yann Gautierf540a592019-05-22 19:13:51 +020037/* Check MMU status to allow spinlock use */
38bool stm32mp_lock_available(void);
39
Yann Gautier091eab52019-06-04 18:06:34 +020040/* Get IWDG platform instance ID from peripheral IO memory base address */
41uint32_t stm32_iwdg_get_instance(uintptr_t base);
42
43/* Return bitflag mask for expected IWDG configuration from OTP content */
44uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst);
45
46#if defined(IMAGE_BL2)
47/* Update OTP shadow registers with IWDG configuration from device tree */
48uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags);
49#endif
50
Patrick Delaunaye50571b2021-10-28 13:48:52 +020051#if STM32MP_UART_PROGRAMMER
52/* Get the UART address from its instance number */
53uintptr_t get_uart_address(uint32_t instance_nb);
54#endif
55
Yann Gautieree8f5422019-02-14 11:13:25 +010056/*
57 * Platform util functions for the GPIO driver
58 * @bank: Target GPIO bank ID as per DT bindings
59 *
60 * Platform shall implement these functions to provide to stm32_gpio
61 * driver the resource reference for a target GPIO bank. That are
62 * memory mapped interface base address, interface offset (see below)
63 * and clock identifier.
64 *
65 * stm32_get_gpio_bank_offset() returns a bank offset that is used to
66 * check DT configuration matches platform implementation of the banks
67 * description.
68 */
69uintptr_t stm32_get_gpio_bank_base(unsigned int bank);
70unsigned long stm32_get_gpio_bank_clock(unsigned int bank);
71uint32_t stm32_get_gpio_bank_offset(unsigned int bank);
72
Etienne Carriered81dadf2020-04-25 11:14:45 +020073/* Return node offset for target GPIO bank ID @bank or a FDT error code */
74int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank);
75
Yann Gautiera0a6ff62021-05-10 16:05:18 +020076/* Get the chip revision */
77uint32_t stm32mp_get_chip_version(void);
78/* Get the chip device ID */
79uint32_t stm32mp_get_chip_dev_id(void);
80
81/* Get SOC name */
82#define STM32_SOC_NAME_SIZE 20
83void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]);
84
Yann Gautierc7374052019-06-04 18:02:37 +020085/* Print CPU information */
86void stm32mp_print_cpuinfo(void);
87
Yann Gautier35dc0772019-05-13 18:34:48 +020088/* Print board information */
89void stm32mp_print_boardinfo(void);
90
Yann Gautiera2e2a302019-02-14 11:13:39 +010091/*
92 * Util for clock gating and to get clock rate for stm32 and platform drivers
93 * @id: Target clock ID, ID used in clock DT bindings
94 */
95bool stm32mp_clk_is_enabled(unsigned long id);
Yann Gautiere4a3c352019-02-14 10:53:33 +010096void stm32mp_clk_enable(unsigned long id);
97void stm32mp_clk_disable(unsigned long id);
Yann Gautiera2e2a302019-02-14 11:13:39 +010098unsigned long stm32mp_clk_get_rate(unsigned long id);
99
Yann Gautieree8f5422019-02-14 11:13:25 +0100100/* Initialise the IO layer and register platform IO devices */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100101void stm32mp_io_setup(void);
Yann Gautieree8f5422019-02-14 11:13:25 +0100102
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200103#if STM32MP_USE_STM32IMAGE
Yann Gautiere97b6632019-04-19 10:48:36 +0200104/*
105 * Check that the STM32 header of a .stm32 binary image is valid
106 * @param header: pointer to the stm32 image header
107 * @param buffer: address of the binary image (payload)
108 * @return: 0 on success, negative value in case of error
109 */
110int stm32mp_check_header(boot_api_image_header_t *header, uintptr_t buffer);
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200111#endif /* STM32MP_USE_STM32IMAGE */
Yann Gautiere97b6632019-04-19 10:48:36 +0200112
Yann Gautiera55169b2020-01-10 18:18:59 +0100113/* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */
114int stm32mp_map_ddr_non_cacheable(void);
115int stm32mp_unmap_ddr(void);
116
Yann Gautieree8f5422019-02-14 11:13:25 +0100117#endif /* STM32MP_COMMON_H */