blob: d5f5c15a48892b3c66b15e98d02d50db3f46354c [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7c6df5b2018-01-15 14:43:42 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01006#ifndef ARM_DEF_H
7#define ARM_DEF_H
Dan Handley9df48042015-03-19 18:58:55 +00008
Soby Mathewfec4eb72015-07-01 16:16:20 +01009#include <arch.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <common_def.h>
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010011#include <gic_common.h>
12#include <interrupt_props.h>
Dan Handley9df48042015-03-19 18:58:55 +000013#include <platform_def.h>
Juan Castillo9b265a82015-05-07 14:52:44 +010014#include <tbbr_img_def.h>
Scott Brandenbf404c02017-04-10 11:45:52 -070015#include <utils_def.h>
Antonio Nino Diaz719bf852017-02-23 17:22:58 +000016#include <xlat_tables_defs.h>
Dan Handley9df48042015-03-19 18:58:55 +000017
18
19/******************************************************************************
20 * Definitions common to all ARM standard platforms
21 *****************************************************************************/
22
Juan Castillo7d199412015-12-14 09:35:25 +000023/* Special value used to verify platform parameters from BL2 to BL31 */
Dan Handley9df48042015-03-19 18:58:55 +000024#define ARM_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
25
Soby Mathewa869de12015-05-08 10:18:59 +010026#define ARM_SYSTEM_COUNT 1
Dan Handley9df48042015-03-19 18:58:55 +000027
28#define ARM_CACHE_WRITEBACK_SHIFT 6
29
Soby Mathewfec4eb72015-07-01 16:16:20 +010030/*
31 * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
32 * power levels have a 1:1 mapping with the MPIDR affinity levels.
33 */
34#define ARM_PWR_LVL0 MPIDR_AFFLVL0
35#define ARM_PWR_LVL1 MPIDR_AFFLVL1
Soby Mathewa869de12015-05-08 10:18:59 +010036#define ARM_PWR_LVL2 MPIDR_AFFLVL2
Soby Mathewfec4eb72015-07-01 16:16:20 +010037
38/*
39 * Macros for local power states in ARM platforms encoded by State-ID field
40 * within the power-state parameter.
41 */
42/* Local power state for power domains in Run state. */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010043#define ARM_LOCAL_STATE_RUN U(0)
Soby Mathewfec4eb72015-07-01 16:16:20 +010044/* Local power state for retention. Valid only for CPU power domains */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010045#define ARM_LOCAL_STATE_RET U(1)
Soby Mathewfec4eb72015-07-01 16:16:20 +010046/* Local power state for OFF/power-down. Valid for CPU and cluster power
47 domains */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010048#define ARM_LOCAL_STATE_OFF U(2)
Soby Mathewfec4eb72015-07-01 16:16:20 +010049
Dan Handley9df48042015-03-19 18:58:55 +000050/* Memory location options for TSP */
51#define ARM_TRUSTED_SRAM_ID 0
52#define ARM_TRUSTED_DRAM_ID 1
53#define ARM_DRAM_ID 2
54
55/* The first 4KB of Trusted SRAM are used as shared memory */
56#define ARM_TRUSTED_SRAM_BASE 0x04000000
57#define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE
58#define ARM_SHARED_RAM_SIZE 0x00001000 /* 4 KB */
59
60/* The remaining Trusted SRAM is used to load the BL images */
61#define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \
62 ARM_SHARED_RAM_SIZE)
63#define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \
64 ARM_SHARED_RAM_SIZE)
65
66/*
67 * The top 16MB of DRAM1 is configured as secure access only using the TZC
68 * - SCP TZC DRAM: If present, DRAM reserved for SCP use
69 * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
70 */
David Cunado2e36de82017-01-19 10:26:16 +000071#define ARM_TZC_DRAM1_SIZE ULL(0x01000000)
Dan Handley9df48042015-03-19 18:58:55 +000072
73#define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
74 ARM_DRAM1_SIZE - \
75 ARM_SCP_TZC_DRAM1_SIZE)
76#define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE
77#define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \
78 ARM_SCP_TZC_DRAM1_SIZE - 1)
79
Soby Mathew3b5156e2017-10-05 12:27:33 +010080/*
81 * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime
82 * firmware. This region is meant to be NOLOAD and will not be zero
83 * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
84 * placed here.
85 */
86#define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE)
87#define ARM_EL3_TZC_DRAM1_SIZE ULL(0x00200000) /* 2 MB */
88#define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \
89 ARM_EL3_TZC_DRAM1_SIZE - 1)
90
Dan Handley9df48042015-03-19 18:58:55 +000091#define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
92 ARM_DRAM1_SIZE - \
93 ARM_TZC_DRAM1_SIZE)
94#define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \
Soby Mathew3b5156e2017-10-05 12:27:33 +010095 (ARM_SCP_TZC_DRAM1_SIZE + \
96 ARM_EL3_TZC_DRAM1_SIZE))
Dan Handley9df48042015-03-19 18:58:55 +000097#define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \
98 ARM_AP_TZC_DRAM1_SIZE - 1)
99
Soby Mathew7e4d6652017-05-10 11:50:30 +0100100/* Define the Access permissions for Secure peripherals to NS_DRAM */
101#if ARM_CRYPTOCELL_INTEG
102/*
103 * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
104 * This is required by CryptoCell to authenticate BL33 which is loaded
105 * into the Non Secure DDR.
106 */
107#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD
108#else
109#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE
110#endif
111
Summer Qin9db8f2e2017-04-24 16:49:28 +0100112#ifdef SPD_opteed
113/*
Jens Wiklanderae73b162017-08-24 15:39:09 +0200114 * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
115 * load/authenticate the trusted os extra image. The first 512KB of
116 * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
117 * for OPTEE is paged image which only include the paging part using
118 * virtual memory but without "init" data. OPTEE will copy the "init" data
119 * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
120 * extra image behind the "init" data.
Summer Qin9db8f2e2017-04-24 16:49:28 +0100121 */
Jens Wiklanderae73b162017-08-24 15:39:09 +0200122#define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \
123 ARM_AP_TZC_DRAM1_SIZE - \
124 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
125#define ARM_OPTEE_PAGEABLE_LOAD_SIZE 0x400000
Summer Qin9db8f2e2017-04-24 16:49:28 +0100126#define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \
127 ARM_OPTEE_PAGEABLE_LOAD_BASE, \
128 ARM_OPTEE_PAGEABLE_LOAD_SIZE, \
129 MT_MEMORY | MT_RW | MT_SECURE)
Soby Mathew874fc9e2017-09-01 13:43:50 +0100130
131/*
132 * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
133 * support is enabled).
134 */
135#define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \
136 BL32_BASE, \
137 BL32_LIMIT - BL32_BASE, \
138 MT_MEMORY | MT_RW | MT_SECURE)
Summer Qin9db8f2e2017-04-24 16:49:28 +0100139#endif /* SPD_opteed */
Dan Handley9df48042015-03-19 18:58:55 +0000140
141#define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE
142#define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \
143 ARM_TZC_DRAM1_SIZE)
144#define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \
145 ARM_NS_DRAM1_SIZE - 1)
146
David Cunado2e36de82017-01-19 10:26:16 +0000147#define ARM_DRAM1_BASE ULL(0x80000000)
148#define ARM_DRAM1_SIZE ULL(0x80000000)
Dan Handley9df48042015-03-19 18:58:55 +0000149#define ARM_DRAM1_END (ARM_DRAM1_BASE + \
150 ARM_DRAM1_SIZE - 1)
151
David Cunado2e36de82017-01-19 10:26:16 +0000152#define ARM_DRAM2_BASE ULL(0x880000000)
Dan Handley9df48042015-03-19 18:58:55 +0000153#define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE
154#define ARM_DRAM2_END (ARM_DRAM2_BASE + \
155 ARM_DRAM2_SIZE - 1)
156
157#define ARM_IRQ_SEC_PHY_TIMER 29
158
159#define ARM_IRQ_SEC_SGI_0 8
160#define ARM_IRQ_SEC_SGI_1 9
161#define ARM_IRQ_SEC_SGI_2 10
162#define ARM_IRQ_SEC_SGI_3 11
163#define ARM_IRQ_SEC_SGI_4 12
164#define ARM_IRQ_SEC_SGI_5 13
165#define ARM_IRQ_SEC_SGI_6 14
166#define ARM_IRQ_SEC_SGI_7 15
167
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000168/*
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100169 * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
170 * terminology. On a GICv2 system or mode, the lists will be merged and treated
171 * as Group 0 interrupts.
172 */
173#define ARM_G1S_IRQ_PROPS(grp) \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100174 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100175 GIC_INTR_CFG_LEVEL), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100176 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100177 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100178 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100179 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100180 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100181 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100182 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100183 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100184 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100185 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100186 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100187 GIC_INTR_CFG_EDGE)
188
189#define ARM_G0_IRQ_PROPS(grp) \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100190 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100191 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100192 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100193 GIC_INTR_CFG_EDGE)
194
Dan Handley9df48042015-03-19 18:58:55 +0000195#define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \
196 ARM_SHARED_RAM_BASE, \
197 ARM_SHARED_RAM_SIZE, \
Juan Castillo2e86cb12016-01-13 15:01:09 +0000198 MT_DEVICE | MT_RW | MT_SECURE)
Dan Handley9df48042015-03-19 18:58:55 +0000199
200#define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \
201 ARM_NS_DRAM1_BASE, \
202 ARM_NS_DRAM1_SIZE, \
203 MT_MEMORY | MT_RW | MT_NS)
204
Roberto Vargasf8fda102017-08-08 11:27:20 +0100205#define ARM_MAP_DRAM2 MAP_REGION_FLAT( \
206 ARM_DRAM2_BASE, \
207 ARM_DRAM2_SIZE, \
208 MT_MEMORY | MT_RW | MT_NS)
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100209#ifdef SPD_tspd
Roberto Vargasf8fda102017-08-08 11:27:20 +0100210
Dan Handley9df48042015-03-19 18:58:55 +0000211#define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \
212 TSP_SEC_MEM_BASE, \
213 TSP_SEC_MEM_SIZE, \
214 MT_MEMORY | MT_RW | MT_SECURE)
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100215#endif
Dan Handley9df48042015-03-19 18:58:55 +0000216
David Wang0ba499f2016-03-07 11:02:57 +0800217#if ARM_BL31_IN_DRAM
218#define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \
219 BL31_BASE, \
220 PLAT_ARM_MAX_BL31_SIZE, \
221 MT_MEMORY | MT_RW | MT_SECURE)
222#endif
Dan Handley9df48042015-03-19 18:58:55 +0000223
Soby Mathew3b5156e2017-10-05 12:27:33 +0100224#define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \
225 ARM_EL3_TZC_DRAM1_BASE, \
226 ARM_EL3_TZC_DRAM1_SIZE, \
227 MT_MEMORY | MT_RW | MT_SECURE)
228
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100229/*
John Tsichritzisc34341a2018-07-30 13:41:52 +0100230 * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
231 * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
232 * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
233 * to be able to access the heap.
234 */
235#define ARM_MAP_BL1_RW MAP_REGION_FLAT( \
236 BL1_RW_BASE, \
237 BL1_RW_LIMIT - BL1_RW_BASE, \
238 MT_MEMORY | MT_RW | MT_SECURE)
239
240/*
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100241 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
242 * otherwise one region is defined containing both.
243 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100244#if SEPARATE_CODE_AND_RODATA
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100245#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100246 BL_CODE_BASE, \
247 BL_CODE_END - BL_CODE_BASE, \
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100248 MT_CODE | MT_SECURE), \
249 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100250 BL_RO_DATA_BASE, \
251 BL_RO_DATA_END \
252 - BL_RO_DATA_BASE, \
253 MT_RO_DATA | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100254#else
255#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
256 BL_CODE_BASE, \
257 BL_CODE_END - BL_CODE_BASE, \
258 MT_CODE | MT_SECURE)
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100259#endif
260#if USE_COHERENT_MEM
261#define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \
262 BL_COHERENT_RAM_BASE, \
263 BL_COHERENT_RAM_END \
264 - BL_COHERENT_RAM_BASE, \
265 MT_DEVICE | MT_RW | MT_SECURE)
266#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100267#if USE_ROMLIB
268#define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \
269 ROMLIB_RO_BASE, \
270 ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\
271 MT_CODE | MT_SECURE)
272
273#define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \
274 ROMLIB_RW_BASE, \
275 ROMLIB_RW_END - ROMLIB_RW_BASE,\
276 MT_MEMORY | MT_RW | MT_SECURE)
277#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100278
Dan Handley9df48042015-03-19 18:58:55 +0000279/*
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100280 * Map mem_protect flash region with read and write permissions
281 */
282#define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \
283 V2M_FLASH_BLOCK_SIZE, \
284 MT_DEVICE | MT_RW | MT_SECURE)
285
286/*
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100287 * The max number of regions like RO(code), coherent and data required by
Dan Handley9df48042015-03-19 18:58:55 +0000288 * different BL stages which need to be mapped in the MMU.
289 */
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100290#define ARM_BL_REGIONS 5
Dan Handley9df48042015-03-19 18:58:55 +0000291
292#define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \
293 ARM_BL_REGIONS)
294
295/* Memory mapped Generic timer interfaces */
296#define ARM_SYS_CNTCTL_BASE 0x2a430000
297#define ARM_SYS_CNTREAD_BASE 0x2a800000
298#define ARM_SYS_TIMCTL_BASE 0x2a810000
Soby Mathew2d9f7952018-06-11 16:21:30 +0100299#define ARM_SYS_CNT_BASE_S 0x2a820000
300#define ARM_SYS_CNT_BASE_NS 0x2a830000
Dan Handley9df48042015-03-19 18:58:55 +0000301
302#define ARM_CONSOLE_BAUDRATE 115200
303
Juan Castillob6132f12015-10-06 14:01:35 +0100304/* Trusted Watchdog constants */
305#define ARM_SP805_TWDG_BASE 0x2a490000
306#define ARM_SP805_TWDG_CLK_HZ 32768
307/* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
308 * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
309#define ARM_TWDG_TIMEOUT_SEC 128
310#define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \
311 ARM_TWDG_TIMEOUT_SEC)
312
Dan Handley9df48042015-03-19 18:58:55 +0000313/******************************************************************************
314 * Required platform porting definitions common to all ARM standard platforms
315 *****************************************************************************/
316
Roberto Vargasf8fda102017-08-08 11:27:20 +0100317/*
318 * We need to access DRAM2 from BL2 for PSCI_MEM_PROTECT for
319 * AArch64 builds
320 */
321#ifdef AARCH64
David Cunadoc1503122018-02-16 21:12:58 +0000322#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36)
323#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36)
Roberto Vargasf8fda102017-08-08 11:27:20 +0100324#else
David Cunadoc1503122018-02-16 21:12:58 +0000325#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
326#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
Roberto Vargasf8fda102017-08-08 11:27:20 +0100327#endif
328
Dan Handley9df48042015-03-19 18:58:55 +0000329
Soby Mathewfec4eb72015-07-01 16:16:20 +0100330/*
331 * This macro defines the deepest retention state possible. A higher state
332 * id will represent an invalid or a power down state.
333 */
334#define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET
335
336/*
337 * This macro defines the deepest power down states possible. Any state ID
338 * higher than this is invalid.
339 */
340#define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF
341
Dan Handley9df48042015-03-19 18:58:55 +0000342/*
343 * Some data must be aligned on the biggest cache line size in the platform.
344 * This is known only to the platform as it might have a combination of
345 * integrated and external caches.
346 */
347#define CACHE_WRITEBACK_GRANULE (1 << ARM_CACHE_WRITEBACK_SHIFT)
348
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000349/*
350 * To enable TB_FW_CONFIG to be loaded by BL1, define the corresponding base
351 * and limit. Leave enough space of BL2 meminfo.
352 */
353#define ARM_TB_FW_CONFIG_BASE ARM_BL_RAM_BASE + sizeof(meminfo_t)
Soby Mathewaf14b462018-06-01 16:53:38 +0100354#define ARM_TB_FW_CONFIG_LIMIT ARM_BL_RAM_BASE + PAGE_SIZE
Dan Handley9df48042015-03-19 18:58:55 +0000355
356/*******************************************************************************
357 * BL1 specific defines.
358 * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
359 * addresses.
360 ******************************************************************************/
361#define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE
362#define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \
Roberto Vargase3adc372018-05-23 09:27:06 +0100363 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
364 PLAT_ARM_MAX_ROMLIB_RO_SIZE))
Dan Handley9df48042015-03-19 18:58:55 +0000365/*
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000366 * Put BL1 RW at the top of the Trusted SRAM.
Dan Handley9df48042015-03-19 18:58:55 +0000367 */
Dan Handley9df48042015-03-19 18:58:55 +0000368#define BL1_RW_BASE (ARM_BL_RAM_BASE + \
369 ARM_BL_RAM_SIZE - \
Roberto Vargase3adc372018-05-23 09:27:06 +0100370 (PLAT_ARM_MAX_BL1_RW_SIZE +\
371 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
372#define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \
373 (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
374
375#define ROMLIB_RO_BASE BL1_RO_LIMIT
376#define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
377
378#define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
379#define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000380
381/*******************************************************************************
382 * BL2 specific defines.
383 ******************************************************************************/
Soby Mathewaf14b462018-06-01 16:53:38 +0100384#if BL2_AT_EL3
Dimitris Papastamos25836492018-06-11 11:07:58 +0100385/* Put BL2 towards the middle of the Trusted SRAM */
Soby Mathewaf14b462018-06-01 16:53:38 +0100386#define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \
Dimitris Papastamos25836492018-06-11 11:07:58 +0100387 (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000)
Roberto Vargas52207802017-11-17 13:22:18 +0000388#define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
389
David Wang0ba499f2016-03-07 11:02:57 +0800390#else
Dan Handley9df48042015-03-19 18:58:55 +0000391/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100392 * Put BL2 just below BL1.
Dan Handley9df48042015-03-19 18:58:55 +0000393 */
Soby Mathewaf14b462018-06-01 16:53:38 +0100394#define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
395#define BL2_LIMIT BL1_RW_BASE
David Wang0ba499f2016-03-07 11:02:57 +0800396#endif
Dan Handley9df48042015-03-19 18:58:55 +0000397
398/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000399 * BL31 specific defines.
Dan Handley9df48042015-03-19 18:58:55 +0000400 ******************************************************************************/
David Wang0ba499f2016-03-07 11:02:57 +0800401#if ARM_BL31_IN_DRAM
402/*
403 * Put BL31 at the bottom of TZC secured DRAM
404 */
405#define BL31_BASE ARM_AP_TZC_DRAM1_BASE
406#define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
407 PLAT_ARM_MAX_BL31_SIZE)
Qixiang Xua5f72812017-08-31 11:45:32 +0800408#elif (RESET_TO_BL31)
409/*
410 * Put BL31_BASE in the middle of the Trusted SRAM.
411 */
412#define BL31_BASE (ARM_TRUSTED_SRAM_BASE + \
413 (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1))
414#define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
David Wang0ba499f2016-03-07 11:02:57 +0800415#else
Soby Mathewaf14b462018-06-01 16:53:38 +0100416/* Put BL31 below BL2 in the Trusted SRAM.*/
417#define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
418 - PLAT_ARM_MAX_BL31_SIZE)
419#define BL31_PROGBITS_LIMIT BL2_BASE
Dimitris Papastamos25836492018-06-11 11:07:58 +0100420/*
421 * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
422 * because in the BL2_AT_EL3 configuration, BL2 is always resident.
423 */
424#if BL2_AT_EL3
425#define BL31_LIMIT BL2_BASE
426#else
Dan Handley9df48042015-03-19 18:58:55 +0000427#define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
David Wang0ba499f2016-03-07 11:02:57 +0800428#endif
Dimitris Papastamos25836492018-06-11 11:07:58 +0100429#endif
Dan Handley9df48042015-03-19 18:58:55 +0000430
Soby Mathewbf169232017-11-14 14:10:10 +0000431#if defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME
Dan Handley9df48042015-03-19 18:58:55 +0000432/*******************************************************************************
Soby Mathewbf169232017-11-14 14:10:10 +0000433 * BL32 specific defines for EL3 runtime in AArch32 mode
434 ******************************************************************************/
435# if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
Soby Mathewaf14b462018-06-01 16:53:38 +0100436/*
437 * SP_MIN is the only BL image in SRAM. Allocate the whole of SRAM (excluding
438 * the page reserved for fw_configs) to BL32
439 */
440# define BL32_BASE ARM_TB_FW_CONFIG_LIMIT
Soby Mathewbf169232017-11-14 14:10:10 +0000441# define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
442# else
Soby Mathewaf14b462018-06-01 16:53:38 +0100443/* Put BL32 below BL2 in the Trusted SRAM.*/
444# define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
445 - PLAT_ARM_MAX_BL32_SIZE)
446# define BL32_PROGBITS_LIMIT BL2_BASE
Soby Mathewbf169232017-11-14 14:10:10 +0000447# define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
448# endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
449
450#else
451/*******************************************************************************
452 * BL32 specific defines for EL3 runtime in AArch64 mode
Dan Handley9df48042015-03-19 18:58:55 +0000453 ******************************************************************************/
454/*
455 * On ARM standard platforms, the TSP can execute from Trusted SRAM,
456 * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
457 * controller.
458 */
Soby Mathewbf169232017-11-14 14:10:10 +0000459# if ENABLE_SPM
460# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
461# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
462# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
463# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000464 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000465# elif ARM_BL31_IN_DRAM
466# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800467 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000468# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \
David Wang0ba499f2016-03-07 11:02:57 +0800469 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000470# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800471 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000472# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800473 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000474# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
475# define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE
476# define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE
Soby Mathewaf14b462018-06-01 16:53:38 +0100477# define TSP_PROGBITS_LIMIT BL31_BASE
478# define BL32_BASE ARM_TB_FW_CONFIG_LIMIT
Soby Mathewbf169232017-11-14 14:10:10 +0000479# define BL32_LIMIT BL31_BASE
480# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
481# define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE
482# define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE
483# define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE
484# define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \
Dan Handley9df48042015-03-19 18:58:55 +0000485 + (1 << 21))
Soby Mathewbf169232017-11-14 14:10:10 +0000486# elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
487# define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE
488# define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE
489# define BL32_BASE ARM_AP_TZC_DRAM1_BASE
490# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Dan Handley9df48042015-03-19 18:58:55 +0000491 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000492# else
493# error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
494# endif
495#endif /* AARCH32 || JUNO_AARCH32_EL3_RUNTIME */
Dan Handley9df48042015-03-19 18:58:55 +0000496
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000497/*
498 * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
499 * SPD and no SPM, as they are the only ones that can be used as BL32.
500 */
Soby Mathewbf169232017-11-14 14:10:10 +0000501#if !(defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME)
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000502# if defined(SPD_none) && !ENABLE_SPM
503# undef BL32_BASE
Soby Mathewbf169232017-11-14 14:10:10 +0000504# endif /* defined(SPD_none) && !ENABLE_SPM */
505#endif /* !(defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME) */
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100506
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100507/*******************************************************************************
508 * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
509 ******************************************************************************/
510#define BL2U_BASE BL2_BASE
Soby Mathewbf169232017-11-14 14:10:10 +0000511#define BL2U_LIMIT BL2_LIMIT
512
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100513#define NS_BL2U_BASE ARM_NS_DRAM1_BASE
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000514#define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + 0x03EB8000)
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100515
Dan Handley9df48042015-03-19 18:58:55 +0000516/*
517 * ID of the secure physical generic timer interrupt used by the TSP.
518 */
519#define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER
520
521
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100522/*
523 * One cache line needed for bakery locks on ARM platforms
524 */
525#define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
526
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100527/* Priority levels for ARM platforms */
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000528#define PLAT_RAS_PRI 0x10
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100529#define PLAT_SDEI_CRITICAL_PRI 0x60
530#define PLAT_SDEI_NORMAL_PRI 0x70
531
532/* ARM platforms use 3 upper bits of secure interrupt priority */
533#define ARM_PRI_BITS 3
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100534
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100535/* SGI used for SDEI signalling */
536#define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0
537
538/* ARM SDEI dynamic private event numbers */
539#define ARM_SDEI_DP_EVENT_0 1000
540#define ARM_SDEI_DP_EVENT_1 1001
541#define ARM_SDEI_DP_EVENT_2 1002
542
543/* ARM SDEI dynamic shared event numbers */
544#define ARM_SDEI_DS_EVENT_0 2000
545#define ARM_SDEI_DS_EVENT_1 2001
546#define ARM_SDEI_DS_EVENT_2 2002
547
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000548#define ARM_SDEI_PRIVATE_EVENTS \
549 SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
550 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
551 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
552 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
553
554#define ARM_SDEI_SHARED_EVENTS \
555 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
556 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
557 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
558
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100559#endif /* ARM_DEF_H */