Yatharth Kochar | 63af687 | 2016-02-09 12:00:03 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. |
| 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Yatharth Kochar | 63af687 | 2016-02-09 12:00:03 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __CORTEX_A73_H__ |
| 8 | #define __CORTEX_A73_H__ |
| 9 | |
| 10 | /* Cortex-A73 midr for revision 0 */ |
| 11 | #define CORTEX_A73_MIDR 0x410FD090 |
| 12 | |
| 13 | /******************************************************************************* |
| 14 | * CPU Extended Control register specific definitions. |
| 15 | ******************************************************************************/ |
| 16 | #define CORTEX_A73_CPUECTLR_EL1 S3_1_C15_C2_1 /* Instruction def. */ |
| 17 | |
| 18 | #define CORTEX_A73_CPUECTLR_SMP_BIT (1 << 6) |
| 19 | |
Naga Sureshkumar Relli | 6a72a91 | 2016-07-01 12:52:41 +0530 | [diff] [blame] | 20 | /******************************************************************************* |
| 21 | * L2 Memory Error Syndrome register specific definitions. |
| 22 | ******************************************************************************/ |
| 23 | #define CORTEX_A73_L2MERRSR_EL1 S3_1_C15_C2_3 /* Instruction def. */ |
| 24 | |
Yatharth Kochar | 63af687 | 2016-02-09 12:00:03 +0000 | [diff] [blame] | 25 | #endif /* __CORTEX_A73_H__ */ |