blob: 69bfd7bcffe01fea241c615dc64fba6cf1293069 [file] [log] [blame]
Chandni Cherukuri626a52d2018-08-16 13:43:23 +05301/*
Vijayenthiran Subramaniam00cd0802022-01-25 20:37:20 +05302 * Copyright (c) 2018-2022, Arm Limited. All rights reserved.
Chandni Cherukuri626a52d2018-08-16 13:43:23 +05303 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
11
Thomas Abraham09641592021-02-16 12:23:56 +053012#include <sgi_sdei.h>
Aditya Angadice79bca2020-11-18 08:32:30 +053013#include <sgi_soc_platform_def.h>
Chandni Cherukuri626a52d2018-08-16 13:43:23 +053014
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060015#define PLAT_ARM_CLUSTER_COUNT U(2)
16#define CSS_SGI_MAX_CPUS_PER_CLUSTER U(8)
17#define CSS_SGI_MAX_PE_PER_CPU U(2)
Chandni Cherukuri626a52d2018-08-16 13:43:23 +053018
19#define PLAT_CSS_MHU_BASE UL(0x45400000)
20
21/* Base address of DMC-620 instances */
Chandni Cherukuri533b5542019-02-22 16:44:49 +053022#define RDE1EDGE_DMC620_BASE0 UL(0x4e000000)
23#define RDE1EDGE_DMC620_BASE1 UL(0x4e100000)
Chandni Cherukuri626a52d2018-08-16 13:43:23 +053024
25#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
26
27#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL3
28
Vijayenthiran Subramaniam00cd0802022-01-25 20:37:20 +053029/* Maximum number of address bits used per chip */
30#define CSS_SGI_ADDR_BITS_PER_CHIP U(36)
31
Manoj Kumar69bebd82019-06-21 17:07:13 +010032/*
33 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
34 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070035#ifdef __aarch64__
Vijayenthiran Subramaniam00cd0802022-01-25 20:37:20 +053036#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << CSS_SGI_ADDR_BITS_PER_CHIP)
37#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << CSS_SGI_ADDR_BITS_PER_CHIP)
Manoj Kumar69bebd82019-06-21 17:07:13 +010038#else
39#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
40#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
41#endif
42
Vijayenthiran Subramaniam64c96452020-02-03 12:14:01 +053043/* GIC related constants */
44#define PLAT_ARM_GICD_BASE UL(0x30000000)
45#define PLAT_ARM_GICC_BASE UL(0x2C000000)
46#define PLAT_ARM_GICR_BASE UL(0x300C0000)
47
Chandni Cherukuri626a52d2018-08-16 13:43:23 +053048#endif /* PLATFORM_DEF_H */