blob: 5644c60404134191c228d3f5e455bd7ef0fcabbf [file] [log] [blame]
Achin Gupta1fa7eb62015-11-03 14:18:34 +00001/*
Jeenu Viswambharaneeb43be2017-09-22 08:32:09 +01002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta1fa7eb62015-11-03 14:18:34 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta1fa7eb62015-11-03 14:18:34 +00005 */
6
7#include <gicv2.h>
8#include <plat_arm.h>
9#include <platform.h>
10#include <platform_def.h>
11
12/******************************************************************************
13 * The following functions are defined as weak to allow a platform to override
14 * the way the GICv2 driver is initialised and used.
15 *****************************************************************************/
16#pragma weak plat_arm_gic_driver_init
17#pragma weak plat_arm_gic_init
18#pragma weak plat_arm_gic_cpuif_enable
19#pragma weak plat_arm_gic_cpuif_disable
20#pragma weak plat_arm_gic_pcpu_init
21
22/******************************************************************************
23 * On a GICv2 system, the Group 1 secure interrupts are treated as Group 0
24 * interrupts.
25 *****************************************************************************/
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010026static const interrupt_prop_t arm_interrupt_props[] = {
27 PLAT_ARM_G1S_IRQ_PROPS(GICV2_INTR_GROUP0),
28 PLAT_ARM_G0_IRQ_PROPS(GICV2_INTR_GROUP0)
Achin Gupta1fa7eb62015-11-03 14:18:34 +000029};
30
Jeenu Viswambharaneeb43be2017-09-22 08:32:09 +010031static unsigned int target_mask_array[PLATFORM_CORE_COUNT];
32
Soby Mathewcf022c52016-01-13 17:06:00 +000033static const gicv2_driver_data_t arm_gic_data = {
Achin Gupta1fa7eb62015-11-03 14:18:34 +000034 .gicd_base = PLAT_ARM_GICD_BASE,
35 .gicc_base = PLAT_ARM_GICC_BASE,
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010036 .interrupt_props = arm_interrupt_props,
37 .interrupt_props_num = ARRAY_SIZE(arm_interrupt_props),
Jeenu Viswambharaneeb43be2017-09-22 08:32:09 +010038 .target_masks = target_mask_array,
39 .target_masks_num = ARRAY_SIZE(target_mask_array),
Achin Gupta1fa7eb62015-11-03 14:18:34 +000040};
41
42/******************************************************************************
43 * ARM common helper to initialize the GICv2 only driver.
44 *****************************************************************************/
45void plat_arm_gic_driver_init(void)
46{
47 gicv2_driver_init(&arm_gic_data);
48}
49
50void plat_arm_gic_init(void)
51{
52 gicv2_distif_init();
53 gicv2_pcpu_distif_init();
Jeenu Viswambharanfbf5bda2017-11-07 16:10:19 +000054 gicv2_set_pe_target_mask(plat_my_core_pos());
Achin Gupta1fa7eb62015-11-03 14:18:34 +000055 gicv2_cpuif_enable();
56}
57
58/******************************************************************************
59 * ARM common helper to enable the GICv2 CPU interface
60 *****************************************************************************/
61void plat_arm_gic_cpuif_enable(void)
62{
63 gicv2_cpuif_enable();
64}
65
66/******************************************************************************
67 * ARM common helper to disable the GICv2 CPU interface
68 *****************************************************************************/
69void plat_arm_gic_cpuif_disable(void)
70{
71 gicv2_cpuif_disable();
72}
73
74/******************************************************************************
75 * ARM common helper to initialize the per cpu distributor interface in GICv2
76 *****************************************************************************/
77void plat_arm_gic_pcpu_init(void)
78{
79 gicv2_pcpu_distif_init();
Jeenu Viswambharaneeb43be2017-09-22 08:32:09 +010080 gicv2_set_pe_target_mask(plat_my_core_pos());
Achin Gupta1fa7eb62015-11-03 14:18:34 +000081}
Jeenu Viswambharan78132c92016-12-09 11:12:34 +000082
83/******************************************************************************
84 * Stubs for Redistributor power management. Although GICv2 doesn't have
85 * Redistributor interface, these are provided for the sake of uniform GIC API
86 *****************************************************************************/
87void plat_arm_gic_redistif_on(void)
88{
89 return;
90}
91
92void plat_arm_gic_redistif_off(void)
93{
94 return;
95}
Soby Mathew9ca28062017-10-11 16:08:58 +010096
97
98/******************************************************************************
99 * ARM common helper to save & restore the GICv3 on resume from system suspend.
100 * The normal world currently takes care of saving and restoring the GICv2
101 * registers due to legacy reasons. Hence we just initialize the Distributor
102 * on resume from system suspend.
103 *****************************************************************************/
104void plat_arm_gic_save(void)
105{
106 return;
107}
108
109void plat_arm_gic_resume(void)
110{
111 gicv2_distif_init();
112 gicv2_pcpu_distif_init();
113}