blob: 962d9522382cee0c9d07e6a516f97b68f4b28125 [file] [log] [blame]
developer6d207b42022-07-07 19:30:22 +08001/*
2 * Copyright (c) 2022, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#define PLAT_PRIMARY_CPU (0x0)
11
12#define MT_GIC_BASE (0x0C000000)
13#define MCUCFG_BASE (0x0C530000)
14#define IO_PHYS (0x10000000)
15
16/* Aggregate of all devices for MMU mapping */
17#define MTK_DEV_RNG0_BASE (MT_GIC_BASE)
18#define MTK_DEV_RNG0_SIZE (0x600000)
19#define MTK_DEV_RNG1_BASE (IO_PHYS)
20#define MTK_DEV_RNG1_SIZE (0x10000000)
21
22/*******************************************************************************
Jianguo Zhangbe99c732022-07-29 13:55:03 +080023 * GPIO related constants
24 ******************************************************************************/
25#define GPIO_BASE (IO_PHYS + 0x00005000)
26#define IOCFG_RM_BASE (IO_PHYS + 0x01C00000)
27#define IOCFG_LT_BASE (IO_PHYS + 0x01E10000)
28#define IOCFG_LM_BASE (IO_PHYS + 0x01E20000)
29#define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000)
30
31/*******************************************************************************
developer6d207b42022-07-07 19:30:22 +080032 * UART related constants
33 ******************************************************************************/
34#define UART0_BASE (IO_PHYS + 0x01002000)
35#define UART_BAUDRATE (115200)
36
37/*******************************************************************************
Hui Liu39ea6142022-07-28 20:28:32 +080038 * PMIC related constants
39 ******************************************************************************/
40#define PMIC_WRAP_BASE (IO_PHYS + 0x00024000)
41
42/*******************************************************************************
Chengci Xudb1e75b2022-07-20 16:20:15 +080043 * Infra IOMMU related constants
44 ******************************************************************************/
45#define PERICFG_AO_BASE (IO_PHYS + 0x01003000)
46#define PERICFG_AO_REG_SIZE (0x1000)
47
48/*******************************************************************************
developer66002552022-07-08 13:58:33 +080049 * GIC-600 & interrupt handling related constants
50 ******************************************************************************/
51/* Base MTK_platform compatible GIC memory map */
52#define BASE_GICD_BASE (MT_GIC_BASE)
53#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
54
55/*******************************************************************************
developerbdeb0ba2022-07-08 14:48:56 +080056 * CIRQ related constants
57 ******************************************************************************/
58#define SYS_CIRQ_BASE (IO_PHYS + 0x204000)
59#define MD_WDT_IRQ_BIT_ID (141)
60#define CIRQ_IRQ_NUM (730)
61#define CIRQ_REG_NUM (23)
62#define CIRQ_SPI_START (96)
63
64/*******************************************************************************
Chengci Xudb1e75b2022-07-20 16:20:15 +080065 * MM IOMMU & SMI related constants
66 ******************************************************************************/
67#define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000)
68#define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000)
69#define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000)
70#define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000)
71#define SMI_LARB_4_BASE (IO_PHYS + 0x04013000)
72#define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000)
73#define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000)
74#define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000)
75#define SMI_LARB_9_BASE (IO_PHYS + 0x05001000)
76#define SMI_LARB_10_BASE (IO_PHYS + 0x05120000)
77#define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000)
78#define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000)
79#define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000)
80#define SMI_LARB_12_BASE (IO_PHYS + 0x05340000)
81#define SMI_LARB_13_BASE (IO_PHYS + 0x06001000)
82#define SMI_LARB_14_BASE (IO_PHYS + 0x06002000)
83#define SMI_LARB_15_BASE (IO_PHYS + 0x05140000)
84#define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000)
85#define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000)
86#define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000)
87#define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000)
88#define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000)
89#define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000)
90#define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000)
91#define SMI_LARB_27_BASE (IO_PHYS + 0x07201000)
92#define SMI_LARB_28_BASE (IO_PHYS + 0x00000000)
93#define SMI_LARB_REG_RNG_SIZE (0x1000)
94
95/*******************************************************************************
developer7fa15de2022-07-11 19:03:35 +080096 * DP related constants
97 ******************************************************************************/
98#define EDP_SEC_BASE (IO_PHYS + 0x0C504000)
99#define DP_SEC_BASE (IO_PHYS + 0x0C604000)
100#define EDP_SEC_SIZE (0x1000)
101#define DP_SEC_SIZE (0x1000)
102
103/*******************************************************************************
developer6d207b42022-07-07 19:30:22 +0800104 * System counter frequency related constants
105 ******************************************************************************/
106#define SYS_COUNTER_FREQ_IN_HZ (13000000)
107#define SYS_COUNTER_FREQ_IN_MHZ (13)
108
109/*******************************************************************************
110 * Platform binary types for linking
111 ******************************************************************************/
112#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
113#define PLATFORM_LINKER_ARCH aarch64
114
115/*******************************************************************************
116 * Generic platform constants
117 ******************************************************************************/
118#define PLATFORM_STACK_SIZE (0x800)
119
120#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
121
122#define PLAT_MAX_PWR_LVL U(3)
123#define PLAT_MAX_RET_STATE U(1)
124#define PLAT_MAX_OFF_STATE U(9)
125
126#define PLATFORM_SYSTEM_COUNT U(1)
127#define PLATFORM_MCUSYS_COUNT U(1)
128#define PLATFORM_CLUSTER_COUNT U(1)
129#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
130#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
131
132#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
133#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
134
135#define SOC_CHIP_ID U(0x8188)
136
137/*******************************************************************************
138 * Platform memory map related constants
139 ******************************************************************************/
140#define TZRAM_BASE (0x54600000)
141#define TZRAM_SIZE (0x00030000)
142
143/*******************************************************************************
144 * BL31 specific defines.
145 ******************************************************************************/
146/*
147 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
148 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
149 * little space for growth.
150 */
151#define BL31_BASE (TZRAM_BASE + 0x1000)
152#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
153
154/*******************************************************************************
155 * Platform specific page table and MMU setup constants
156 ******************************************************************************/
157#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
158#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
159#define MAX_XLAT_TABLES (16)
160#define MAX_MMAP_REGIONS (16)
161
162/*******************************************************************************
163 * Declarations and constants to access the mailboxes safely. Each mailbox is
164 * aligned on the biggest cache line size in the platform. This is known only
165 * to the platform as it might have a combination of integrated and external
166 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
167 * line at any cache level. They could belong to different cpus/clusters &
168 * get written while being protected by different locks causing corruption of
169 * a valid mailbox address.
170 ******************************************************************************/
171#define CACHE_WRITEBACK_SHIFT (6)
172#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
173
174#endif /* PLATFORM_DEF_H */