blob: 54261358eb5548784ced8b48430518a5a6b792d8 [file] [log] [blame]
Andrew Thoelke8c28fe02014-06-02 11:40:35 +01001/*
Alexei Fedorovf41355c2019-09-13 14:11:59 +01002 * Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved.
Andrew Thoelke8c28fe02014-06-02 11:40:35 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Andrew Thoelke8c28fe02014-06-02 11:40:35 +01005 */
6
Antonio Nino Diaz9fe40fd2018-10-25 17:11:02 +01007#ifndef CPU_DATA_H
8#define CPU_DATA_H
Andrew Thoelke8c28fe02014-06-02 11:40:35 +01009
Etienne Carriere97ad6ce2017-09-01 10:22:20 +020010#include <platform_def.h> /* CACHE_WRITEBACK_GRANULE required */
11
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <bl31/ehf.h>
13
Alexei Fedorovf41355c2019-09-13 14:11:59 +010014/* Size of psci_cpu_data structure */
15#define PSCI_CPU_DATA_SIZE 12
16
Julius Werner8e0ef0f2019-07-09 14:02:43 -070017#ifdef __aarch64__
Soby Mathew748be1d2016-05-05 14:10:46 +010018
Alexei Fedorovf41355c2019-09-13 14:11:59 +010019/* 8-bytes aligned size of psci_cpu_data structure */
20#define PSCI_CPU_DATA_SIZE_ALIGNED ((PSCI_CPU_DATA_SIZE + 7) & ~7)
21
22/* Offset of cpu_ops_ptr, size 8 bytes */
23#define CPU_DATA_CPU_OPS_PTR 0x10
24
25#if ENABLE_PAUTH
26/* 8-bytes aligned offset of apiakey[2], size 16 bytes */
27#define CPU_DATA_APIAKEY_OFFSET (0x18 + PSCI_CPU_DATA_SIZE_ALIGNED)
28#define CPU_DATA_CRASH_BUF_OFFSET (CPU_DATA_APIAKEY_OFFSET + 0x10)
29#else
30#define CPU_DATA_CRASH_BUF_OFFSET (0x18 + PSCI_CPU_DATA_SIZE_ALIGNED)
31#endif /* ENABLE_PAUTH */
32
Soby Mathew748be1d2016-05-05 14:10:46 +010033/* need enough space in crash buffer to save 8 registers */
34#define CPU_DATA_CRASH_BUF_SIZE 64
Soby Mathew748be1d2016-05-05 14:10:46 +010035
Alexei Fedorovf41355c2019-09-13 14:11:59 +010036#else /* !__aarch64__ */
Soby Mathew748be1d2016-05-05 14:10:46 +010037
Soby Mathewc1adbbc2014-06-25 10:07:40 +010038#if CRASH_REPORTING
Julius Werner8e0ef0f2019-07-09 14:02:43 -070039#error "Crash reporting is not supported in AArch32"
40#endif
41#define CPU_DATA_CPU_OPS_PTR 0x0
Alexei Fedorovf41355c2019-09-13 14:11:59 +010042#define CPU_DATA_CRASH_BUF_OFFSET (0x4 + PSCI_CPU_DATA_SIZE)
Julius Werner8e0ef0f2019-07-09 14:02:43 -070043
Alexei Fedorovf41355c2019-09-13 14:11:59 +010044#endif /* __aarch64__ */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070045
46#if CRASH_REPORTING
dp-arm3cac7862016-09-19 11:18:44 +010047#define CPU_DATA_CRASH_BUF_END (CPU_DATA_CRASH_BUF_OFFSET + \
48 CPU_DATA_CRASH_BUF_SIZE)
Soby Mathewc1adbbc2014-06-25 10:07:40 +010049#else
dp-arm3cac7862016-09-19 11:18:44 +010050#define CPU_DATA_CRASH_BUF_END CPU_DATA_CRASH_BUF_OFFSET
Soby Mathewc1adbbc2014-06-25 10:07:40 +010051#endif
Soby Mathewc704cbc2014-08-14 11:33:56 +010052
Etienne Carriere97ad6ce2017-09-01 10:22:20 +020053/* cpu_data size is the data size rounded up to the platform cache line size */
54#define CPU_DATA_SIZE (((CPU_DATA_CRASH_BUF_END + \
55 CACHE_WRITEBACK_GRANULE - 1) / \
56 CACHE_WRITEBACK_GRANULE) * \
57 CACHE_WRITEBACK_GRANULE)
58
dp-arm3cac7862016-09-19 11:18:44 +010059#if ENABLE_RUNTIME_INSTRUMENTATION
60/* Temporary space to store PMF timestamps from assembly code */
61#define CPU_DATA_PMF_TS_COUNT 1
62#define CPU_DATA_PMF_TS0_OFFSET CPU_DATA_CRASH_BUF_END
63#define CPU_DATA_PMF_TS0_IDX 0
64#endif
65
Julius Werner53456fc2019-07-09 13:49:11 -070066#ifndef __ASSEMBLER__
Andrew Thoelke8c28fe02014-06-02 11:40:35 +010067
68#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000069#include <lib/cassert.h>
70#include <lib/psci/psci.h>
Andrew Thoelke8c28fe02014-06-02 11:40:35 +010071#include <platform_def.h>
72#include <stdint.h>
73
Soby Mathew523d6332015-01-08 18:02:19 +000074/* Offsets for the cpu_data structure */
75#define CPU_DATA_PSCI_LOCK_OFFSET __builtin_offsetof\
76 (cpu_data_t, psci_svc_cpu_data.pcpu_bakery_info)
77
78#if PLAT_PCPU_DATA_SIZE
79#define CPU_DATA_PLAT_PCPU_OFFSET __builtin_offsetof\
80 (cpu_data_t, platform_cpu_data)
81#endif
82
Andrew Thoelke8c28fe02014-06-02 11:40:35 +010083/*******************************************************************************
84 * Function & variable prototypes
85 ******************************************************************************/
86
87/*******************************************************************************
88 * Cache of frequently used per-cpu data:
Andrew Thoelkec02dbd62014-06-02 10:00:25 +010089 * Pointers to non-secure and secure security state contexts
Andrew Thoelke8c28fe02014-06-02 11:40:35 +010090 * Address of the crash stack
91 * It is aligned to the cache line boundary to allow efficient concurrent
92 * manipulation of these pointers on different cpus
93 *
94 * TODO: Add other commonly used variables to this (tf_issues#90)
95 *
96 * The data structure and the _cpu_data accessors should not be used directly
97 * by components that have per-cpu members. The member access macros should be
98 * used for this.
99 ******************************************************************************/
Andrew Thoelke8c28fe02014-06-02 11:40:35 +0100100typedef struct cpu_data {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700101#ifdef __aarch64__
Andrew Thoelkec02dbd62014-06-02 10:00:25 +0100102 void *cpu_context[2];
Soby Mathew748be1d2016-05-05 14:10:46 +0100103#endif
Soby Mathewa0fedc42016-06-16 14:52:04 +0100104 uintptr_t cpu_ops_ptr;
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100105 struct psci_cpu_data psci_svc_cpu_data;
106#if ENABLE_PAUTH
107 uint64_t apiakey[2];
108#endif
Soby Mathewc1adbbc2014-06-25 10:07:40 +0100109#if CRASH_REPORTING
Soby Mathewa0fedc42016-06-16 14:52:04 +0100110 u_register_t crash_buf[CPU_DATA_CRASH_BUF_SIZE >> 3];
Soby Mathewc1adbbc2014-06-25 10:07:40 +0100111#endif
dp-arm3cac7862016-09-19 11:18:44 +0100112#if ENABLE_RUNTIME_INSTRUMENTATION
113 uint64_t cpu_data_pmf_ts[CPU_DATA_PMF_TS_COUNT];
114#endif
Soby Mathew523d6332015-01-08 18:02:19 +0000115#if PLAT_PCPU_DATA_SIZE
116 uint8_t platform_cpu_data[PLAT_PCPU_DATA_SIZE];
117#endif
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100118#if defined(IMAGE_BL31) && EL3_EXCEPTION_HANDLING
119 pe_exc_data_t ehf_data;
120#endif
Andrew Thoelke8c28fe02014-06-02 11:40:35 +0100121} __aligned(CACHE_WRITEBACK_GRANULE) cpu_data_t;
122
Roberto Vargas05712702018-02-12 12:36:17 +0000123extern cpu_data_t percpu_data[PLATFORM_CORE_COUNT];
124
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100125#if ENABLE_PAUTH
126CASSERT(CPU_DATA_APIAKEY_OFFSET == __builtin_offsetof
127 (cpu_data_t, apiakey),
128 assert_cpu_data_crash_stack_offset_mismatch);
129#endif
130
Soby Mathewc1adbbc2014-06-25 10:07:40 +0100131#if CRASH_REPORTING
132/* verify assembler offsets match data structures */
133CASSERT(CPU_DATA_CRASH_BUF_OFFSET == __builtin_offsetof
134 (cpu_data_t, crash_buf),
135 assert_cpu_data_crash_stack_offset_mismatch);
136#endif
137
Etienne Carriere97ad6ce2017-09-01 10:22:20 +0200138CASSERT(CPU_DATA_SIZE == sizeof(cpu_data_t),
139 assert_cpu_data_size_mismatch);
Soby Mathewc1adbbc2014-06-25 10:07:40 +0100140
Soby Mathewc704cbc2014-08-14 11:33:56 +0100141CASSERT(CPU_DATA_CPU_OPS_PTR == __builtin_offsetof
142 (cpu_data_t, cpu_ops_ptr),
143 assert_cpu_data_cpu_ops_ptr_offset_mismatch);
144
dp-arm3cac7862016-09-19 11:18:44 +0100145#if ENABLE_RUNTIME_INSTRUMENTATION
146CASSERT(CPU_DATA_PMF_TS0_OFFSET == __builtin_offsetof
147 (cpu_data_t, cpu_data_pmf_ts[0]),
148 assert_cpu_data_pmf_ts0_offset_mismatch);
149#endif
150
Andrew Thoelke8c28fe02014-06-02 11:40:35 +0100151struct cpu_data *_cpu_data_by_index(uint32_t cpu_index);
Andrew Thoelke8c28fe02014-06-02 11:40:35 +0100152
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700153#ifdef __aarch64__
Andrew Thoelke8c28fe02014-06-02 11:40:35 +0100154/* Return the cpu_data structure for the current CPU. */
155static inline struct cpu_data *_cpu_data(void)
156{
157 return (cpu_data_t *)read_tpidr_el3();
158}
Soby Mathew748be1d2016-05-05 14:10:46 +0100159#else
160struct cpu_data *_cpu_data(void);
161#endif
Andrew Thoelke8c28fe02014-06-02 11:40:35 +0100162
163/**************************************************************************
164 * APIs for initialising and accessing per-cpu data
165 *************************************************************************/
166
167void init_cpu_data_ptr(void);
Vikram Kanigiri9b38fc82015-01-29 18:27:38 +0000168void init_cpu_ops(void);
Andrew Thoelke8c28fe02014-06-02 11:40:35 +0100169
170#define get_cpu_data(_m) _cpu_data()->_m
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000171#define set_cpu_data(_m, _v) _cpu_data()->_m = (_v)
Andrew Thoelke8c28fe02014-06-02 11:40:35 +0100172#define get_cpu_data_by_index(_ix, _m) _cpu_data_by_index(_ix)->_m
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000173#define set_cpu_data_by_index(_ix, _m, _v) _cpu_data_by_index(_ix)->_m = (_v)
Joel Hutton43a4d572017-10-20 10:31:14 +0100174/* ((cpu_data_t *)0)->_m is a dummy to get the sizeof the struct member _m */
Soby Mathew24ab34f2016-05-03 17:11:42 +0100175#define flush_cpu_data(_m) flush_dcache_range((uintptr_t) \
Joel Hutton43a4d572017-10-20 10:31:14 +0100176 &(_cpu_data()->_m), \
177 sizeof(((cpu_data_t *)0)->_m))
Soby Mathew24ab34f2016-05-03 17:11:42 +0100178#define inv_cpu_data(_m) inv_dcache_range((uintptr_t) \
Joel Hutton43a4d572017-10-20 10:31:14 +0100179 &(_cpu_data()->_m), \
180 sizeof(((cpu_data_t *)0)->_m))
Soby Mathew7d861ea2014-11-18 10:14:14 +0000181#define flush_cpu_data_by_index(_ix, _m) \
Soby Mathewa0fedc42016-06-16 14:52:04 +0100182 flush_dcache_range((uintptr_t) \
Soby Mathew7d861ea2014-11-18 10:14:14 +0000183 &(_cpu_data_by_index(_ix)->_m), \
Joel Hutton43a4d572017-10-20 10:31:14 +0100184 sizeof(((cpu_data_t *)0)->_m))
Achin Guptae4b9fa42014-07-25 14:47:05 +0100185
Andrew Thoelke8c28fe02014-06-02 11:40:35 +0100186
Julius Werner53456fc2019-07-09 13:49:11 -0700187#endif /* __ASSEMBLER__ */
Antonio Nino Diaz9fe40fd2018-10-25 17:11:02 +0100188#endif /* CPU_DATA_H */