blob: e0382b33f34db269b7ccca507fdff5287ea4b257 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handley2bd4ef22014-04-09 13:14:54 +010031#include <arch.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010032#include <arch_helpers.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010033#include <assert.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010034#include <bl_common.h>
35#include <bl31.h>
36#include <platform.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010037
38/*******************************************************************************
39 * This duplicates what the primary cpu did after a cold boot in BL1. The same
40 * needs to be done when a cpu is hotplugged in. This function could also over-
41 * ride any EL3 setup done by BL1 as this code resides in rw memory.
42 ******************************************************************************/
43void bl31_arch_setup(void)
44{
45 unsigned long tmp_reg = 0;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +010046 uint64_t counter_freq;
Achin Gupta4f6ad662013-10-25 09:08:21 +010047
Andrew Thoelkef994ffb2014-04-24 15:33:24 +010048 /* Enable alignment checks */
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +000049 tmp_reg = read_sctlr_el3();
Achin Gupta4f6ad662013-10-25 09:08:21 +010050 tmp_reg |= (SCTLR_A_BIT | SCTLR_SA_BIT);
Vikram Kanigiri78a6e0c2014-03-11 17:41:00 +000051 write_sctlr_el3(tmp_reg);
Achin Gupta4f6ad662013-10-25 09:08:21 +010052
53 /*
Andrew Thoelke4e126072014-06-04 21:10:52 +010054 * Route external abort and SError interrupts to EL3
55 * other SCR bits will be configured before exiting to a lower exception
56 * level
Achin Gupta4f6ad662013-10-25 09:08:21 +010057 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010058 tmp_reg = SCR_RES1_BITS | SCR_EA_BIT;
Achin Gupta4f6ad662013-10-25 09:08:21 +010059 write_scr(tmp_reg);
60
Sandrine Bailleux37382742013-11-18 17:26:59 +000061 /*
62 * Enable SError and Debug exceptions
63 */
64 enable_serror();
65 enable_debug_exceptions();
66
Sandrine Bailleux74c1a2a2014-03-31 10:44:09 +010067 /* Program the counter frequency */
Sandrine Bailleux3fa98472014-03-31 11:25:18 +010068 counter_freq = plat_get_syscnt_freq();
69 write_cntfrq_el0(counter_freq);
Achin Gupta4f6ad662013-10-25 09:08:21 +010070}