blob: c50df7ee7e80a2c70ca3868ad8eb9768a1a71e12 [file] [log] [blame]
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +05301/*
Michal Simek2a47faa2023-04-14 08:43:51 +02002 * Copyright (c) 2018-2022, Arm Limited and Contributors. All rights reserved.
Tanmay Shahfdae9e82022-08-26 15:06:00 -07003 * Copyright (c) 2019-2022, Xilinx, Inc. All rights reserved.
Maheedhar Bollapalliae8e0132024-07-24 09:54:15 +05304 * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +05305 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#ifndef VERSAL_DEF_H
10#define VERSAL_DEF_H
11
Manish V Badarkhe55861512020-03-27 13:25:51 +000012#include <plat/arm/common/smccc_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <plat/common/common_def.h>
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053014
Akshay Belsare589ccce2023-05-08 19:00:53 +053015#define PLATFORM_MASK GENMASK(27U, 24U)
16#define PLATFORM_VERSION_MASK GENMASK(31U, 28U)
17
Tanmay Shahfdae9e82022-08-26 15:06:00 -070018/* number of interrupt handlers. increase as required */
19#define MAX_INTR_EL3 2
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053020/* List all consoles */
21#define VERSAL_CONSOLE_ID_pl011 1
22#define VERSAL_CONSOLE_ID_pl011_0 1
23#define VERSAL_CONSOLE_ID_pl011_1 2
24#define VERSAL_CONSOLE_ID_dcc 3
25
Michal Simekc56e5482023-09-27 13:58:06 +020026#define CONSOLE_IS(con) (VERSAL_CONSOLE_ID_ ## con == VERSAL_CONSOLE)
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053027
Maheedhar Bollapalliae8e0132024-07-24 09:54:15 +053028/* List of platforms */
29#define VERSAL_SILICON U(0)
30#define VERSAL_SPP U(1)
31#define VERSAL_EMU U(2)
32#define VERSAL_QEMU U(3)
Akshay Belsarefc74bf12024-09-13 15:56:00 +053033#define VERSAL_COSIM U(7)
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053034
35/* Firmware Image Package */
36#define VERSAL_PRIMARY_CPU 0
37
38/*******************************************************************************
39 * memory map related constants
40 ******************************************************************************/
41#define DEVICE0_BASE 0xFF000000
42#define DEVICE0_SIZE 0x00E00000
43#define DEVICE1_BASE 0xF9000000
44#define DEVICE1_SIZE 0x00800000
45
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053046/*******************************************************************************
47 * IRQ constants
48 ******************************************************************************/
Abhyuday Godhasara096f5cc2021-08-13 06:45:32 -070049#define VERSAL_IRQ_SEC_PHY_TIMER U(29)
Prasad Kummari6dee9fb2023-10-31 15:20:00 +053050#define ARM_IRQ_SEC_PHY_TIMER 29
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053051
52/*******************************************************************************
Tejas Patel54d13192019-02-27 18:44:55 +053053 * CCI-400 related constants
54 ******************************************************************************/
55#define PLAT_ARM_CCI_BASE 0xFD000000
Michal Simek467e16e2023-04-14 08:39:49 +020056#define PLAT_ARM_CCI_SIZE 0x00100000
Tejas Patel54d13192019-02-27 18:44:55 +053057#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
58#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 5
59
60/*******************************************************************************
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053061 * UART related constants
62 ******************************************************************************/
63#define VERSAL_UART0_BASE 0xFF000000
64#define VERSAL_UART1_BASE 0xFF010000
65
Michal Simekc56e5482023-09-27 13:58:06 +020066#if CONSOLE_IS(pl011) || CONSOLE_IS(dcc)
67# define UART_BASE VERSAL_UART0_BASE
68#elif CONSOLE_IS(pl011_1)
69# define UART_BASE VERSAL_UART1_BASE
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053070#else
71# error "invalid VERSAL_CONSOLE"
72#endif
73
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053074/*******************************************************************************
75 * Platform related constants
76 ******************************************************************************/
Maheedhar Bollapalliae8e0132024-07-24 09:54:15 +053077#define UART_BAUDRATE 115200
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053078
79/* Access control register defines */
80#define ACTLR_EL3_L2ACTLR_BIT (1 << 6)
81#define ACTLR_EL3_CPUACTLR_BIT (1 << 0)
82
83/* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/
84#define CRF_BASE 0xFD1A0000
85#define CRF_SIZE 0x00600000
86
87/* CRF registers and bitfields */
88#define CRF_RST_APU (CRF_BASE + 0X00000300)
89
90#define CRF_RST_APU_ACPU_RESET (1 << 0)
91#define CRF_RST_APU_ACPU_PWRON_RESET (1 << 10)
92
Prasad Kummari2038bd62023-12-14 10:52:24 +053093/* IOU SCNTRS */
94#define IOU_SCNTRS_BASE U(0xFF140000)
95#define IOU_SCNTRS_BASE_FREQ_OFFSET U(0x20)
96
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053097/* APU registers and bitfields */
Abhyuday Godhasaraedc38ae2021-08-04 23:58:46 -070098#define FPD_APU_BASE 0xFD5C0000U
99#define FPD_APU_CONFIG_0 (FPD_APU_BASE + 0x20U)
100#define FPD_APU_RVBAR_L_0 (FPD_APU_BASE + 0x40U)
101#define FPD_APU_RVBAR_H_0 (FPD_APU_BASE + 0x44U)
102#define FPD_APU_PWRCTL (FPD_APU_BASE + 0x90U)
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530103
Abhyuday Godhasaraedc38ae2021-08-04 23:58:46 -0700104#define FPD_APU_CONFIG_0_VINITHI_SHIFT 8U
105#define APU_0_PWRCTL_CPUPWRDWNREQ_MASK 1U
106#define APU_1_PWRCTL_CPUPWRDWNREQ_MASK 2U
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530107
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -0700108/* PMC registers and bitfields */
Abhyuday Godhasaraedc38ae2021-08-04 23:58:46 -0700109#define PMC_GLOBAL_BASE 0xF1110000U
110#define PMC_GLOBAL_GLOB_GEN_STORAGE4 (PMC_GLOBAL_BASE + 0x40U)
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -0700111
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530112#endif /* VERSAL_DEF_H */