blob: 3ea27b6c12c29957efd492b194f8f0e07819c956 [file] [log] [blame]
developer2189d3a2020-04-17 17:14:23 +08001/*
2 * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7/* common headers */
developer0b0c04d2020-06-16 11:48:36 +08008#include <assert.h>
9
developerbd31bf02020-07-02 12:10:13 +080010#include <arch_helpers.h>
11#include <common/debug.h>
12#include <drivers/gpio.h>
developer2189d3a2020-04-17 17:14:23 +080013#include <lib/psci/psci.h>
14
developer0b0c04d2020-06-16 11:48:36 +080015/* platform specific headers */
16#include <mt_gic_v3.h>
developer4d055072020-08-25 22:31:14 +080017#include <mtk_ptp3_common.h>
developer0b0c04d2020-06-16 11:48:36 +080018#include <mtspmc.h>
19#include <plat/common/platform.h>
20#include <plat_mtk_lpm.h>
developerbd31bf02020-07-02 12:10:13 +080021#include <plat_params.h>
developer0b0c04d2020-06-16 11:48:36 +080022#include <plat_pm.h>
developerea0c4732020-08-12 16:32:10 +080023#include <pmic.h>
developer0b0c04d2020-06-16 11:48:36 +080024
25/*
26 * Cluster state request:
27 * [0] : The CPU requires cluster power down
28 * [1] : The CPU requires cluster power on
29 */
30#define coordinate_cluster(onoff) write_clusterpwrdn_el1(onoff)
31#define coordinate_cluster_pwron() coordinate_cluster(1)
32#define coordinate_cluster_pwroff() coordinate_cluster(0)
33
34/* platform secure entry point */
35static uintptr_t secure_entrypoint;
36/* per-CPU power state */
37static unsigned int plat_power_state[PLATFORM_CORE_COUNT];
38
39/* platform CPU power domain - ops */
40static const struct mt_lpm_tz *plat_mt_pm;
41
42#define plat_mt_pm_invoke(_name, _cpu, _state) ({ \
43 int ret = -1; \
44 if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
45 ret = plat_mt_pm->_name(_cpu, _state); \
46 } \
47 ret; })
48
49#define plat_mt_pm_invoke_no_check(_name, _cpu, _state) ({ \
50 if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
51 (void) plat_mt_pm->_name(_cpu, _state); \
52 } \
53 })
54
55/*
56 * Common MTK_platform operations to power on/off a
57 * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
58 */
59
60static void plat_cpu_pwrdwn_common(unsigned int cpu,
61 const psci_power_state_t *state, unsigned int req_pstate)
62{
63 assert(cpu == plat_my_core_pos());
64
65 plat_mt_pm_invoke_no_check(pwr_cpu_dwn, cpu, state);
66
67 if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) ||
68 (req_pstate == 0U)) { /* hotplug off */
69 coordinate_cluster_pwroff();
70 }
71
72 /* Prevent interrupts from spuriously waking up this CPU */
73 mt_gic_rdistif_save();
74 gicv3_cpuif_disable(cpu);
75 gicv3_rdistif_off(cpu);
developer4d055072020-08-25 22:31:14 +080076 /* PTP3 config */
77 ptp3_deinit(cpu);
developer0b0c04d2020-06-16 11:48:36 +080078}
79
80static void plat_cpu_pwron_common(unsigned int cpu,
81 const psci_power_state_t *state, unsigned int req_pstate)
82{
83 assert(cpu == plat_my_core_pos());
84
85 plat_mt_pm_invoke_no_check(pwr_cpu_on, cpu, state);
86
87 coordinate_cluster_pwron();
88
89 /* Enable the GIC CPU interface */
90 gicv3_rdistif_on(cpu);
91 gicv3_cpuif_enable(cpu);
92 mt_gic_rdistif_init();
93
94 /*
95 * If mcusys does power down before then restore
96 * all CPUs' GIC Redistributors
97 */
98 if (IS_MCUSYS_OFF_STATE(state)) {
99 mt_gic_rdistif_restore_all();
100 } else {
101 mt_gic_rdistif_restore();
102 }
developer4d055072020-08-25 22:31:14 +0800103
104 /* PTP3 config */
105 ptp3_init(cpu);
developer0b0c04d2020-06-16 11:48:36 +0800106}
107
108/*
109 * Common MTK_platform operations to power on/off a
110 * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
111 */
112
113static void plat_cluster_pwrdwn_common(unsigned int cpu,
114 const psci_power_state_t *state, unsigned int req_pstate)
115{
116 assert(cpu == plat_my_core_pos());
117
118 if (plat_mt_pm_invoke(pwr_cluster_dwn, cpu, state) != 0) {
119 coordinate_cluster_pwron();
120
121 /* TODO: return on fail.
122 * Add a 'return' here before adding any code following
123 * the if-block.
124 */
125 }
126}
developer2189d3a2020-04-17 17:14:23 +0800127
developer0b0c04d2020-06-16 11:48:36 +0800128static void plat_cluster_pwron_common(unsigned int cpu,
129 const psci_power_state_t *state, unsigned int req_pstate)
130{
131 assert(cpu == plat_my_core_pos());
132
133 if (plat_mt_pm_invoke(pwr_cluster_on, cpu, state) != 0) {
134 /* TODO: return on fail.
135 * Add a 'return' here before adding any code following
136 * the if-block.
137 */
138 }
139}
140
141/*
142 * Common MTK_platform operations to power on/off a
143 * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
144 */
145
146static void plat_mcusys_pwrdwn_common(unsigned int cpu,
147 const psci_power_state_t *state, unsigned int req_pstate)
148{
149 assert(cpu == plat_my_core_pos());
150
151 if (plat_mt_pm_invoke(pwr_mcusys_dwn, cpu, state) != 0) {
152 return; /* return on fail */
153 }
154
155 mt_gic_distif_save();
156 gic_sgi_save_all();
157}
158
159static void plat_mcusys_pwron_common(unsigned int cpu,
160 const psci_power_state_t *state, unsigned int req_pstate)
161{
162 assert(cpu == plat_my_core_pos());
163
164 if (plat_mt_pm_invoke(pwr_mcusys_on, cpu, state) != 0) {
165 return; /* return on fail */
166 }
167
168 mt_gic_init();
169 mt_gic_distif_restore();
170 gic_sgi_restore_all();
171
172 plat_mt_pm_invoke_no_check(pwr_mcusys_on_finished, cpu, state);
173}
174
175/*
176 * plat_psci_ops implementation
177 */
178
179static void plat_cpu_standby(plat_local_state_t cpu_state)
180{
181 uint64_t scr;
182
183 scr = read_scr_el3();
184 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
185
186 isb();
187 dsb();
188 wfi();
189
190 write_scr_el3(scr);
191}
192
193static int plat_power_domain_on(u_register_t mpidr)
194{
195 unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
196 unsigned int cluster = 0U;
197
198 if (cpu >= PLATFORM_CORE_COUNT) {
199 return PSCI_E_INVALID_PARAMS;
200 }
201
202 if (!spm_get_cluster_powerstate(cluster)) {
203 spm_poweron_cluster(cluster);
204 }
205
206 /* init CPU reset arch as AARCH64 */
207 mcucfg_init_archstate(cluster, cpu, true);
208 mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint);
209 spm_poweron_cpu(cluster, cpu);
210
211 return PSCI_E_SUCCESS;
212}
213
214static void plat_power_domain_on_finish(const psci_power_state_t *state)
215{
216 unsigned long mpidr = read_mpidr_el1();
217 unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
218
219 assert(cpu < PLATFORM_CORE_COUNT);
220
221 /* Allow IRQs to wakeup this core in IDLE flow */
222 mcucfg_enable_gic_wakeup(0U, cpu);
223
224 if (IS_CLUSTER_OFF_STATE(state)) {
225 plat_cluster_pwron_common(cpu, state, 0U);
226 }
227
228 plat_cpu_pwron_common(cpu, state, 0U);
229}
230
231static void plat_power_domain_off(const psci_power_state_t *state)
232{
233 unsigned long mpidr = read_mpidr_el1();
234 unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
235
236 assert(cpu < PLATFORM_CORE_COUNT);
237
238 plat_cpu_pwrdwn_common(cpu, state, 0U);
239 spm_poweroff_cpu(0U, cpu);
240
241 /* prevent unintended IRQs from waking up the hot-unplugged core */
242 mcucfg_disable_gic_wakeup(0U, cpu);
243
244 if (IS_CLUSTER_OFF_STATE(state)) {
245 plat_cluster_pwrdwn_common(cpu, state, 0U);
246 }
247}
248
249static void plat_power_domain_suspend(const psci_power_state_t *state)
250{
251 unsigned int cpu = plat_my_core_pos();
252
253 assert(cpu < PLATFORM_CORE_COUNT);
254
255 plat_mt_pm_invoke_no_check(pwr_prompt, cpu, state);
256
257 /* Perform the common CPU specific operations */
258 plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]);
259
260 if (IS_CLUSTER_OFF_STATE(state)) {
261 /* Perform the common cluster specific operations */
262 plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]);
263 }
264
265 if (IS_MCUSYS_OFF_STATE(state)) {
266 /* Perform the common mcusys specific operations */
267 plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]);
268 }
269}
270
271static void plat_power_domain_suspend_finish(const psci_power_state_t *state)
272{
273 unsigned int cpu = plat_my_core_pos();
274
275 assert(cpu < PLATFORM_CORE_COUNT);
276
277 if (IS_MCUSYS_OFF_STATE(state)) {
278 /* Perform the common mcusys specific operations */
279 plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]);
280 }
281
282 if (IS_CLUSTER_OFF_STATE(state)) {
283 /* Perform the common cluster specific operations */
284 plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]);
285 }
286
287 /* Perform the common CPU specific operations */
288 plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]);
289
290 plat_mt_pm_invoke_no_check(pwr_reflect, cpu, state);
291}
292
293static int plat_validate_power_state(unsigned int power_state,
294 psci_power_state_t *req_state)
295{
296 unsigned int pstate = psci_get_pstate_type(power_state);
297 unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state);
298 unsigned int cpu = plat_my_core_pos();
299
300 if (aff_lvl > PLAT_MAX_PWR_LVL) {
301 return PSCI_E_INVALID_PARAMS;
302 }
303
304 if (pstate == PSTATE_TYPE_STANDBY) {
305 req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE;
306 } else {
307 unsigned int i;
308 unsigned int pstate_id = psci_get_pstate_id(power_state);
309 plat_local_state_t s = MTK_LOCAL_STATE_OFF;
310
311 /* Use pstate_id to be power domain state */
312 if (pstate_id > s) {
313 s = (plat_local_state_t)pstate_id;
314 }
315
316 for (i = 0U; i <= aff_lvl; i++) {
317 req_state->pwr_domain_state[i] = s;
318 }
319 }
320
321 plat_power_state[cpu] = power_state;
322 return PSCI_E_SUCCESS;
323}
324
325static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state)
326{
327 unsigned int lv;
328 unsigned int cpu = plat_my_core_pos();
329
330 for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) {
331 req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE;
332 }
333
334 plat_power_state[cpu] =
335 psci_make_powerstate(
336 MT_PLAT_PWR_STATE_SYSTEM_SUSPEND,
337 PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL);
338
339 flush_dcache_range((uintptr_t)
340 &plat_power_state[cpu],
341 sizeof(plat_power_state[cpu]));
342}
343
developerea0c4732020-08-12 16:32:10 +0800344static void __dead2 plat_mtk_system_off(void)
345{
346 INFO("MTK System Off\n");
347
348 pmic_power_off();
349
350 wfi();
351 ERROR("MTK System Off: operation not handled.\n");
352 panic();
353}
354
developerbd31bf02020-07-02 12:10:13 +0800355static void __dead2 plat_mtk_system_reset(void)
356{
357 struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset();
358
359 INFO("MTK System Reset\n");
360
361 gpio_set_value(gpio_reset->index, gpio_reset->polarity);
362
363 wfi();
364 ERROR("MTK System Reset: operation not handled.\n");
365 panic();
366}
developer2189d3a2020-04-17 17:14:23 +0800367
developer0b0c04d2020-06-16 11:48:36 +0800368static const plat_psci_ops_t plat_psci_ops = {
369 .system_reset = plat_mtk_system_reset,
370 .cpu_standby = plat_cpu_standby,
371 .pwr_domain_on = plat_power_domain_on,
372 .pwr_domain_on_finish = plat_power_domain_on_finish,
373 .pwr_domain_off = plat_power_domain_off,
374 .pwr_domain_suspend = plat_power_domain_suspend,
375 .pwr_domain_suspend_finish = plat_power_domain_suspend_finish,
developerea0c4732020-08-12 16:32:10 +0800376 .system_off = plat_mtk_system_off,
developer0b0c04d2020-06-16 11:48:36 +0800377 .validate_power_state = plat_validate_power_state,
378 .get_sys_suspend_power_state = plat_get_sys_suspend_power_state
developer2189d3a2020-04-17 17:14:23 +0800379};
380
381int plat_setup_psci_ops(uintptr_t sec_entrypoint,
382 const plat_psci_ops_t **psci_ops)
383{
developer0b0c04d2020-06-16 11:48:36 +0800384 *psci_ops = &plat_psci_ops;
385 secure_entrypoint = sec_entrypoint;
386
387 /*
388 * init the warm reset config for boot CPU
389 * reset arch as AARCH64
390 * reset addr as function bl31_warm_entrypoint()
391 */
392 mcucfg_init_archstate(0U, 0U, true);
393 mcucfg_set_bootaddr(0U, 0U, secure_entrypoint);
394
395 spmc_init();
396 plat_mt_pm = mt_plat_cpu_pm_init();
developer2189d3a2020-04-17 17:14:23 +0800397
398 return 0;
399}