blob: e5ee68f141aff54514cdb480d11e28446218bea7 [file] [log] [blame]
Tony Xief6118cc2016-01-15 17:17:32 +08001/*
Joel Hutton5cc3bc82018-03-21 11:40:57 +00002 * Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved.
Tony Xief6118cc2016-01-15 17:17:32 +08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Tony Xief6118cc2016-01-15 17:17:32 +08005 */
6
7#include <arm_gic.h>
8#include <assert.h>
9#include <bl_common.h>
10#include <console.h>
Julius Wernerc7087782017-06-09 15:22:44 -070011#include <coreboot.h>
Tony Xief6118cc2016-01-15 17:17:32 +080012#include <debug.h>
Antonio Nino Diaz2361fcc2016-05-05 15:25:02 +010013#include <generic_delay_timer.h>
Tony Xief6118cc2016-01-15 17:17:32 +080014#include <mmio.h>
Tony Xief6118cc2016-01-15 17:17:32 +080015#include <plat_private.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010016#include <platform.h>
Tony Xief6118cc2016-01-15 17:17:32 +080017#include <platform_def.h>
Julius Wernerc7087782017-06-09 15:22:44 -070018#include <uart_16550.h>
Tony Xief6118cc2016-01-15 17:17:32 +080019
Tony Xief6118cc2016-01-15 17:17:32 +080020/*
21 * The next 2 constants identify the extents of the code & RO data region.
22 * These addresses are used by the MMU setup code and therefore they must be
23 * page-aligned. It is the responsibility of the linker script to ensure that
24 * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
25 */
Joel Hutton5cc3bc82018-03-21 11:40:57 +000026IMPORT_SYM(unsigned long, __RO_START__, BL31_RO_BASE);
27IMPORT_SYM(unsigned long, __RO_END__, BL31_RO_LIMIT);
Tony Xief6118cc2016-01-15 17:17:32 +080028
Tony Xief6118cc2016-01-15 17:17:32 +080029static entry_point_info_t bl32_ep_info;
30static entry_point_info_t bl33_ep_info;
31
32/*******************************************************************************
33 * Return a pointer to the 'entry_point_info' structure of the next image for
34 * the security state specified. BL33 corresponds to the non-secure image type
35 * while BL32 corresponds to the secure image type. A NULL pointer is returned
36 * if the image does not exist.
37 ******************************************************************************/
38entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
39{
40 entry_point_info_t *next_image_info;
41
42 next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info;
43
44 /* None of the images on this platform can have 0x0 as the entrypoint */
45 if (next_image_info->pc)
46 return next_image_info;
47 else
48 return NULL;
49}
50
tony.xie54973e72017-04-24 16:18:10 +080051#pragma weak params_early_setup
52void params_early_setup(void *plat_param_from_bl2)
53{
54}
55
Tony Xief6118cc2016-01-15 17:17:32 +080056/*******************************************************************************
57 * Perform any BL3-1 early platform setup. Here is an opportunity to copy
58 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
59 * are lost (potentially). This needs to be done before the MMU is initialized
60 * so that the memory layout can be used while creating page tables.
61 * BL2 has flushed this information to memory, so we are guaranteed to pick up
62 * good data.
63 ******************************************************************************/
64void bl31_early_platform_setup(bl31_params_t *from_bl2,
65 void *plat_params_from_bl2)
66{
Julius Wernerf39c8062017-08-02 16:31:04 -070067 static console_16550_t console;
68
Julius Wernerc7087782017-06-09 15:22:44 -070069 params_early_setup(plat_params_from_bl2);
70
71#if COREBOOT
72 if (coreboot_serial.type)
Julius Wernerf39c8062017-08-02 16:31:04 -070073 console_16550_register(coreboot_serial.baseaddr,
74 coreboot_serial.input_hertz,
75 coreboot_serial.baud,
76 &console);
Julius Wernerc7087782017-06-09 15:22:44 -070077#else
Julius Wernerf39c8062017-08-02 16:31:04 -070078 console_16550_register(PLAT_RK_UART_BASE, PLAT_RK_UART_CLOCK,
79 PLAT_RK_UART_BAUDRATE, &console);
Julius Wernerc7087782017-06-09 15:22:44 -070080#endif
Tony Xief6118cc2016-01-15 17:17:32 +080081
82 VERBOSE("bl31_setup\n");
83
84 /* Passing a NULL context is a critical programming error */
85 assert(from_bl2);
86
87 assert(from_bl2->h.type == PARAM_BL31);
88 assert(from_bl2->h.version >= VERSION_1);
89
90 bl32_ep_info = *from_bl2->bl32_ep_info;
91 bl33_ep_info = *from_bl2->bl33_ep_info;
Tony Xief6118cc2016-01-15 17:17:32 +080092}
93
94/*******************************************************************************
95 * Perform any BL3-1 platform setup code
96 ******************************************************************************/
97void bl31_platform_setup(void)
98{
Antonio Nino Diaz2361fcc2016-05-05 15:25:02 +010099 generic_delay_timer_init();
Tony Xief6118cc2016-01-15 17:17:32 +0800100 plat_rockchip_soc_init();
101
102 /* Initialize the gic cpu and distributor interfaces */
103 plat_rockchip_gic_driver_init();
104 plat_rockchip_gic_init();
105 plat_rockchip_pmu_init();
106}
107
108/*******************************************************************************
109 * Perform the very early platform specific architectural setup here. At the
110 * moment this is only intializes the mmu in a quick and dirty way.
111 ******************************************************************************/
112void bl31_plat_arch_setup(void)
113{
114 plat_cci_init();
115 plat_cci_enable();
116 plat_configure_mmu_el3(BL31_RO_BASE,
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900117 BL_COHERENT_RAM_END - BL31_RO_BASE,
Tony Xief6118cc2016-01-15 17:17:32 +0800118 BL31_RO_BASE,
119 BL31_RO_LIMIT,
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900120 BL_COHERENT_RAM_BASE,
121 BL_COHERENT_RAM_END);
Tony Xief6118cc2016-01-15 17:17:32 +0800122}