blob: b036690458a557bfad0060602f5f627e02f9bb3b [file] [log] [blame]
Varun Wadekardc799302015-12-28 16:36:42 -08001/*
Varun Wadekar6e62ad92018-01-04 13:41:27 -08002 * Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekardc799302015-12-28 16:36:42 -08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekardc799302015-12-28 16:36:42 -08005 */
6
Varun Wadekardc799302015-12-28 16:36:42 -08007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <arch_helpers.h>
10#include <bl31/interrupt_mgmt.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
Varun Wadekardc799302015-12-28 16:36:42 -080013#include <context.h>
Varun Wadekardc799302015-12-28 16:36:42 -080014#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/bakery_lock.h>
16#include <lib/el3_runtime/context_mgmt.h>
17#include <plat/common/platform.h>
18
Varun Wadekardc799302015-12-28 16:36:42 -080019#include <tegra_def.h>
20#include <tegra_private.h>
21
Anthony Zhoud1d39a42017-02-24 14:44:21 +080022static DEFINE_BAKERY_LOCK(tegra_fiq_lock);
Varun Wadekardc799302015-12-28 16:36:42 -080023
24/*******************************************************************************
25 * Static variables
26 ******************************************************************************/
27static uint64_t ns_fiq_handler_addr;
Anthony Zhoud1d39a42017-02-24 14:44:21 +080028static uint32_t fiq_handler_active;
Varun Wadekardc799302015-12-28 16:36:42 -080029static pcpu_fiq_state_t fiq_state[PLATFORM_CORE_COUNT];
30
31/*******************************************************************************
32 * Handler for FIQ interrupts
33 ******************************************************************************/
34static uint64_t tegra_fiq_interrupt_handler(uint32_t id,
35 uint32_t flags,
36 void *handle,
37 void *cookie)
38{
39 cpu_context_t *ctx = cm_get_context(NON_SECURE);
40 el3_state_t *el3state_ctx = get_el3state_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +080041 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -080042 uint32_t irq;
43
Anthony Zhoua2e96ad2017-05-08 20:29:33 +080044 (void)id;
45 (void)flags;
46 (void)handle;
47 (void)cookie;
48
Varun Wadekardc799302015-12-28 16:36:42 -080049 /*
Varun Wadekar6e62ad92018-01-04 13:41:27 -080050 * Read the pending interrupt ID
Varun Wadekardc799302015-12-28 16:36:42 -080051 */
Varun Wadekar6e62ad92018-01-04 13:41:27 -080052 irq = plat_ic_get_pending_interrupt_id();
Varun Wadekardc799302015-12-28 16:36:42 -080053
Varun Wadekar6e62ad92018-01-04 13:41:27 -080054 bakery_lock_get(&tegra_fiq_lock);
Varun Wadekardc799302015-12-28 16:36:42 -080055
56 /*
Varun Wadekar6e62ad92018-01-04 13:41:27 -080057 * Jump to NS world only if the NS world's FIQ handler has
58 * been registered
Varun Wadekardc799302015-12-28 16:36:42 -080059 */
Varun Wadekar6e62ad92018-01-04 13:41:27 -080060 if (ns_fiq_handler_addr != 0U) {
61
62 /*
63 * The FIQ was generated when the execution was in the non-secure
64 * world. Save the context registers to start with.
65 */
66 cm_el1_sysregs_context_save(NON_SECURE);
67
68 /*
69 * Save elr_el3 and spsr_el3 from the saved context, and overwrite
70 * the context with the NS fiq_handler_addr and SPSR value.
71 */
72 fiq_state[cpu].elr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_ELR_EL3));
73 fiq_state[cpu].spsr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_SPSR_EL3));
74
75 /*
76 * Set the new ELR to continue execution in the NS world using the
77 * FIQ handler registered earlier.
78 */
79 cm_set_elr_el3(NON_SECURE, ns_fiq_handler_addr);
80 }
Varun Wadekardc799302015-12-28 16:36:42 -080081
82 /*
83 * Mark this interrupt as complete to avoid a FIQ storm.
84 */
Anthony Zhoud1d39a42017-02-24 14:44:21 +080085 if (irq < 1022U) {
Varun Wadekar6e62ad92018-01-04 13:41:27 -080086 (void)plat_ic_acknowledge_interrupt();
Varun Wadekardc799302015-12-28 16:36:42 -080087 plat_ic_end_of_interrupt(irq);
Anthony Zhoud1d39a42017-02-24 14:44:21 +080088 }
Varun Wadekardc799302015-12-28 16:36:42 -080089
90 bakery_lock_release(&tegra_fiq_lock);
91
92 return 0;
93}
94
95/*******************************************************************************
96 * Setup handler for FIQ interrupts
97 ******************************************************************************/
98void tegra_fiq_handler_setup(void)
99{
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800100 uint32_t flags;
101 int32_t rc;
Varun Wadekardc799302015-12-28 16:36:42 -0800102
103 /* return if already registered */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800104 if (fiq_handler_active == 0U) {
105 /*
106 * Register an interrupt handler for FIQ interrupts generated for
107 * NS interrupt sources
108 */
109 flags = 0U;
110 set_interrupt_rm_flag((flags), (NON_SECURE));
111 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
112 tegra_fiq_interrupt_handler,
113 flags);
114 if (rc != 0) {
115 panic();
116 }
Varun Wadekardc799302015-12-28 16:36:42 -0800117
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800118 /* handler is now active */
119 fiq_handler_active = 1;
120 }
Varun Wadekardc799302015-12-28 16:36:42 -0800121}
122
123/*******************************************************************************
124 * Validate and store NS world's entrypoint for FIQ interrupts
125 ******************************************************************************/
126void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint)
127{
128 ns_fiq_handler_addr = entrypoint;
129}
130
131/*******************************************************************************
132 * Handler to return the NS EL1/EL0 CPU context
133 ******************************************************************************/
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800134int32_t tegra_fiq_get_intr_context(void)
Varun Wadekardc799302015-12-28 16:36:42 -0800135{
136 cpu_context_t *ctx = cm_get_context(NON_SECURE);
137 gp_regs_t *gpregs_ctx = get_gpregs_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800138 const el1_sys_regs_t *el1state_ctx = get_sysregs_ctx(ctx);
139 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -0800140 uint64_t val;
141
142 /*
143 * We store the ELR_EL3, SPSR_EL3, SP_EL0 and SP_EL1 registers so
144 * that el3_exit() sends these values back to the NS world.
145 */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800146 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X0), (fiq_state[cpu].elr_el3));
147 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X1), (fiq_state[cpu].spsr_el3));
Varun Wadekardc799302015-12-28 16:36:42 -0800148
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800149 val = read_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_SP_EL0));
150 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X2), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800151
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800152 val = read_ctx_reg((el1state_ctx), (uint32_t)(CTX_SP_EL1));
153 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X3), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800154
155 return 0;
156}