blob: c54537f669fff525571c05899a9074effc117c93 [file] [log] [blame]
Juan Castillo0c70c572014-08-12 13:04:43 +01001/*
Dan Handleyed6ff952014-05-14 17:44:19 +01002 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __FVP_DEF_H__
32#define __FVP_DEF_H__
33
Dan Handleyed6ff952014-05-14 17:44:19 +010034/* Firmware Image Package */
35#define FIP_IMAGE_NAME "fip.bin"
Juan Castillob3dbeb02014-07-16 15:53:43 +010036#define FVP_PRIMARY_CPU 0x0
Dan Handleyed6ff952014-05-14 17:44:19 +010037
Juan Castillo0c70c572014-08-12 13:04:43 +010038/* Memory location options for Shared data and TSP in FVP */
39#define FVP_IN_TRUSTED_SRAM 0
40#define FVP_IN_TRUSTED_DRAM 1
41
Dan Handleyed6ff952014-05-14 17:44:19 +010042/*******************************************************************************
43 * FVP memory map related constants
44 ******************************************************************************/
45
Juan Castillo0c70c572014-08-12 13:04:43 +010046#define FVP_TRUSTED_ROM_BASE 0x00000000
47#define FVP_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */
48
49#define FVP_TRUSTED_SRAM_BASE 0x04000000
50#define FVP_TRUSTED_SRAM_SIZE 0x00040000 /* 256 KB */
51
52#define FVP_TRUSTED_DRAM_BASE 0x06000000
53#define FVP_TRUSTED_DRAM_SIZE 0x02000000 /* 32 MB */
54
Dan Handleyed6ff952014-05-14 17:44:19 +010055#define FLASH0_BASE 0x08000000
Juan Castillo0c70c572014-08-12 13:04:43 +010056#define FLASH0_SIZE 0x04000000
Dan Handleyed6ff952014-05-14 17:44:19 +010057
58#define FLASH1_BASE 0x0c000000
59#define FLASH1_SIZE 0x04000000
60
61#define PSRAM_BASE 0x14000000
62#define PSRAM_SIZE 0x04000000
63
64#define VRAM_BASE 0x18000000
65#define VRAM_SIZE 0x02000000
66
67/* Aggregate of all devices in the first GB */
68#define DEVICE0_BASE 0x1a000000
69#define DEVICE0_SIZE 0x12200000
70
71#define DEVICE1_BASE 0x2f000000
72#define DEVICE1_SIZE 0x200000
73
74#define NSRAM_BASE 0x2e000000
75#define NSRAM_SIZE 0x10000
76
77#define MBOX_OFF 0x1000
78
79/* Base address where parameters to BL31 are stored */
Juan Castillo0c70c572014-08-12 13:04:43 +010080#define PARAMS_BASE FVP_TRUSTED_DRAM_BASE
Dan Handleyed6ff952014-05-14 17:44:19 +010081
82#define DRAM1_BASE 0x80000000ull
83#define DRAM1_SIZE 0x80000000ull
84#define DRAM1_END (DRAM1_BASE + DRAM1_SIZE - 1)
85#define DRAM1_SEC_SIZE 0x01000000ull
86
87#define DRAM_BASE DRAM1_BASE
88#define DRAM_SIZE DRAM1_SIZE
89
90#define DRAM2_BASE 0x880000000ull
91#define DRAM2_SIZE 0x780000000ull
92#define DRAM2_END (DRAM2_BASE + DRAM2_SIZE - 1)
93
94#define PCIE_EXP_BASE 0x40000000
95#define TZRNG_BASE 0x7fe60000
96#define TZNVCTR_BASE 0x7fe70000
97#define TZROOTKEY_BASE 0x7fe80000
98
99/* Memory mapped Generic timer interfaces */
100#define SYS_CNTCTL_BASE 0x2a430000
101#define SYS_CNTREAD_BASE 0x2a800000
102#define SYS_TIMCTL_BASE 0x2a810000
103
104/* V2M motherboard system registers & offsets */
105#define VE_SYSREGS_BASE 0x1c010000
106#define V2M_SYS_ID 0x0
107#define V2M_SYS_LED 0x8
108#define V2M_SYS_CFGDATA 0xa0
109#define V2M_SYS_CFGCTRL 0xa4
110
111/* Load address of BL33 in the FVP port */
112#define NS_IMAGE_OFFSET (DRAM1_BASE + 0x8000000) /* DRAM + 128MB */
113
Andrew Thoelkea55566d2014-05-28 22:22:55 +0100114/* Special value used to verify platform parameters from BL2 to BL3-1 */
115#define FVP_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
116
Dan Handleyed6ff952014-05-14 17:44:19 +0100117/*
118 * V2M sysled bit definitions. The values written to this
119 * register are defined in arch.h & runtime_svc.h. Only
120 * used by the primary cpu to diagnose any cold boot issues.
121 *
122 * SYS_LED[0] - Security state (S=0/NS=1)
123 * SYS_LED[2:1] - Exception Level (EL3-EL0)
124 * SYS_LED[7:3] - Exception Class (Sync/Async & origin)
125 *
126 */
127#define SYS_LED_SS_SHIFT 0x0
128#define SYS_LED_EL_SHIFT 0x1
129#define SYS_LED_EC_SHIFT 0x3
130
131#define SYS_LED_SS_MASK 0x1
132#define SYS_LED_EL_MASK 0x3
133#define SYS_LED_EC_MASK 0x1f
134
135/* V2M sysid register bits */
Juan Castillod73898a2014-06-13 17:10:00 +0100136#define SYS_ID_REV_SHIFT 28
Dan Handleyed6ff952014-05-14 17:44:19 +0100137#define SYS_ID_HBI_SHIFT 16
138#define SYS_ID_BLD_SHIFT 12
139#define SYS_ID_ARCH_SHIFT 8
140#define SYS_ID_FPGA_SHIFT 0
141
142#define SYS_ID_REV_MASK 0xf
143#define SYS_ID_HBI_MASK 0xfff
144#define SYS_ID_BLD_MASK 0xf
145#define SYS_ID_ARCH_MASK 0xf
146#define SYS_ID_FPGA_MASK 0xff
147
148#define SYS_ID_BLD_LENGTH 4
149
Dan Handleyed6ff952014-05-14 17:44:19 +0100150#define HBI_FVP_BASE 0x020
Andrew Thoelke960347d2014-06-26 14:27:26 +0100151#define REV_FVP_BASE_V0 0x0
152
Dan Handleyed6ff952014-05-14 17:44:19 +0100153#define HBI_FOUNDATION 0x010
Andrew Thoelke960347d2014-06-26 14:27:26 +0100154#define REV_FOUNDATION_V2_0 0x0
155#define REV_FOUNDATION_V2_1 0x1
Dan Handleyed6ff952014-05-14 17:44:19 +0100156
157#define BLD_GIC_VE_MMAP 0x0
158#define BLD_GIC_A53A57_MMAP 0x1
159
160#define ARCH_MODEL 0x1
161
162/* FVP Power controller base address*/
163#define PWRC_BASE 0x1c100000
164
165
166/*******************************************************************************
167 * CCI-400 related constants
168 ******************************************************************************/
169#define CCI400_BASE 0x2c090000
170#define CCI400_SL_IFACE_CLUSTER0 3
171#define CCI400_SL_IFACE_CLUSTER1 4
172#define CCI400_SL_IFACE_INDEX(mpidr) (mpidr & MPIDR_CLUSTER_MASK ? \
173 CCI400_SL_IFACE_CLUSTER1 : \
174 CCI400_SL_IFACE_CLUSTER0)
175
176/*******************************************************************************
177 * GIC-400 & interrupt handling related constants
178 ******************************************************************************/
179/* VE compatible GIC memory map */
180#define VE_GICD_BASE 0x2c001000
181#define VE_GICC_BASE 0x2c002000
182#define VE_GICH_BASE 0x2c004000
183#define VE_GICV_BASE 0x2c006000
184
185/* Base FVP compatible GIC memory map */
186#define BASE_GICD_BASE 0x2f000000
187#define BASE_GICR_BASE 0x2f100000
188#define BASE_GICC_BASE 0x2c000000
189#define BASE_GICH_BASE 0x2c010000
190#define BASE_GICV_BASE 0x2c02f000
191
192#define IRQ_TZ_WDOG 56
193#define IRQ_SEC_PHY_TIMER 29
194#define IRQ_SEC_SGI_0 8
195#define IRQ_SEC_SGI_1 9
196#define IRQ_SEC_SGI_2 10
197#define IRQ_SEC_SGI_3 11
198#define IRQ_SEC_SGI_4 12
199#define IRQ_SEC_SGI_5 13
200#define IRQ_SEC_SGI_6 14
201#define IRQ_SEC_SGI_7 15
202#define IRQ_SEC_SGI_8 16
203
204/*******************************************************************************
205 * PL011 related constants
206 ******************************************************************************/
207#define PL011_UART0_BASE 0x1c090000
208#define PL011_UART1_BASE 0x1c0a0000
209#define PL011_UART2_BASE 0x1c0b0000
210#define PL011_UART3_BASE 0x1c0c0000
211
Soby Mathew69817f72014-07-14 15:43:21 +0100212#define PL011_BAUDRATE 115200
213
214#define PL011_UART0_CLK_IN_HZ 24000000
215#define PL011_UART1_CLK_IN_HZ 24000000
216#define PL011_UART2_CLK_IN_HZ 24000000
217#define PL011_UART3_CLK_IN_HZ 24000000
218
Dan Handleyed6ff952014-05-14 17:44:19 +0100219/*******************************************************************************
220 * TrustZone address space controller related constants
221 ******************************************************************************/
222#define TZC400_BASE 0x2a4a0000
223
224/*
225 * The NSAIDs for this platform as used to program the TZC400.
226 */
227
228/* The FVP has 4 bits of NSAIDs. Used with TZC FAIL_ID (ACE Lite ID width) */
229#define FVP_AID_WIDTH 4
230
231/* NSAIDs used by devices in TZC filter 0 on FVP */
232#define FVP_NSAID_DEFAULT 0
233#define FVP_NSAID_PCI 1
234#define FVP_NSAID_VIRTIO 8 /* from FVP v5.6 onwards */
235#define FVP_NSAID_AP 9 /* Application Processors */
236#define FVP_NSAID_VIRTIO_OLD 15 /* until FVP v5.5 */
237
238/* NSAIDs used by devices in TZC filter 2 on FVP */
239#define FVP_NSAID_HDLCD0 2
240#define FVP_NSAID_CLCD 7
241
Dan Handleyed6ff952014-05-14 17:44:19 +0100242#endif /* __FVP_DEF_H__ */