Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1 | Build Options |
| 2 | ============= |
| 3 | |
| 4 | The TF-A build system supports the following build options. Unless mentioned |
| 5 | otherwise, these options are expected to be specified at the build command |
| 6 | line and are not to be modified in any component makefiles. Note that the |
| 7 | build system doesn't track dependency for build options. Therefore, if any of |
| 8 | the build options are changed from a previous build, a clean build must be |
| 9 | performed. |
| 10 | |
| 11 | .. _build_options_common: |
| 12 | |
| 13 | Common build options |
| 14 | -------------------- |
| 15 | |
| 16 | - ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the |
| 17 | compiler should use. Valid values are T32 and A32. It defaults to T32 due to |
| 18 | code having a smaller resulting size. |
| 19 | |
| 20 | - ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as |
| 21 | as the BL32 image when ``ARCH=aarch32``. The value should be the path to the |
| 22 | directory containing the SP source, relative to the ``bl32/``; the directory |
| 23 | is expected to contain a makefile called ``<aarch32_sp-value>.mk``. |
| 24 | |
johpow01 | fa59c6f | 2020-10-02 13:41:11 -0500 | [diff] [blame] | 25 | - ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return |
| 26 | zero at all but the highest implemented exception level. Reads from the |
| 27 | memory mapped view are unaffected by this control. |
| 28 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 29 | - ``ARCH`` : Choose the target build architecture for TF-A. It can take either |
| 30 | ``aarch64`` or ``aarch32`` as values. By default, it is defined to |
| 31 | ``aarch64``. |
| 32 | |
Alexei Fedorov | 132e665 | 2020-12-07 16:38:53 +0000 | [diff] [blame] | 33 | - ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies |
| 34 | one or more feature modifiers. This option has the form ``[no]feature+...`` |
| 35 | and defaults to ``none``. It translates into compiler option |
| 36 | ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the |
| 37 | list of supported feature modifiers. |
| 38 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 39 | - ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when |
| 40 | compiling TF-A. Its value must be numeric, and defaults to 8 . See also, |
| 41 | *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in |
| 42 | :ref:`Firmware Design`. |
| 43 | |
| 44 | - ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when |
| 45 | compiling TF-A. Its value must be a numeric, and defaults to 0. See also, |
| 46 | *Armv8 Architecture Extensions* in :ref:`Firmware Design`. |
| 47 | |
| 48 | - ``BL2``: This is an optional build option which specifies the path to BL2 |
| 49 | image for the ``fip`` target. In this case, the BL2 in the TF-A will not be |
| 50 | built. |
| 51 | |
| 52 | - ``BL2U``: This is an optional build option which specifies the path to |
| 53 | BL2U image. In this case, the BL2U in TF-A will not be built. |
| 54 | |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 55 | - ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset |
| 56 | vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 |
| 57 | entrypoint) or 1 (CPU reset to BL2 entrypoint). |
| 58 | The default value is 0. |
| 59 | |
| 60 | - ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3. |
| 61 | While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be |
| 62 | true in a 4-world system where RESET_TO_BL2 is 0. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 63 | |
Balint Dobszay | 719ba9c | 2021-03-26 16:23:18 +0100 | [diff] [blame] | 64 | - ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the |
| 65 | FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided. |
| 66 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 67 | - ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place |
| 68 | (XIP) memory, like BL1. In these use-cases, it is necessary to initialize |
| 69 | the RW sections in RAM, while leaving the RO sections in place. This option |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 70 | enable this use-case. For now, this option is only supported |
| 71 | when RESET_TO_BL2 is set to '1'. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 72 | |
| 73 | - ``BL31``: This is an optional build option which specifies the path to |
| 74 | BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not |
| 75 | be built. |
| 76 | |
| 77 | - ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the |
| 78 | file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``, |
| 79 | this file name will be used to save the key. |
| 80 | |
| 81 | - ``BL32``: This is an optional build option which specifies the path to |
| 82 | BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not |
| 83 | be built. |
| 84 | |
| 85 | - ``BL32_EXTRA1``: This is an optional build option which specifies the path to |
| 86 | Trusted OS Extra1 image for the ``fip`` target. |
| 87 | |
| 88 | - ``BL32_EXTRA2``: This is an optional build option which specifies the path to |
| 89 | Trusted OS Extra2 image for the ``fip`` target. |
| 90 | |
| 91 | - ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the |
| 92 | file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``, |
| 93 | this file name will be used to save the key. |
| 94 | |
| 95 | - ``BL33``: Path to BL33 image in the host file system. This is mandatory for |
| 96 | ``fip`` target in case TF-A BL2 is used. |
| 97 | |
| 98 | - ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the |
| 99 | file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``, |
| 100 | this file name will be used to save the key. |
| 101 | |
| 102 | - ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication |
| 103 | and ARMv8.5 Branch Target Identification support for TF-A BL images themselves. |
| 104 | If enabled, it is needed to use a compiler that supports the option |
| 105 | ``-mbranch-protection``. Selects the branch protection features to use: |
| 106 | - 0: Default value turns off all types of branch protection |
| 107 | - 1: Enables all types of branch protection features |
| 108 | - 2: Return address signing to its standard level |
| 109 | - 3: Extend the signing to include leaf functions |
Alexei Fedorov | e039e48 | 2020-06-19 14:33:49 +0100 | [diff] [blame] | 110 | - 4: Turn on branch target identification mechanism |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 111 | |
| 112 | The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options |
| 113 | and resulting PAuth/BTI features. |
| 114 | |
| 115 | +-------+--------------+-------+-----+ |
| 116 | | Value | GCC option | PAuth | BTI | |
| 117 | +=======+==============+=======+=====+ |
| 118 | | 0 | none | N | N | |
| 119 | +-------+--------------+-------+-----+ |
| 120 | | 1 | standard | Y | Y | |
| 121 | +-------+--------------+-------+-----+ |
| 122 | | 2 | pac-ret | Y | N | |
| 123 | +-------+--------------+-------+-----+ |
| 124 | | 3 | pac-ret+leaf | Y | N | |
| 125 | +-------+--------------+-------+-----+ |
Alexei Fedorov | e039e48 | 2020-06-19 14:33:49 +0100 | [diff] [blame] | 126 | | 4 | bti | N | Y | |
| 127 | +-------+--------------+-------+-----+ |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 128 | |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 129 | This option defaults to 0. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 130 | Note that Pointer Authentication is enabled for Non-secure world |
| 131 | irrespective of the value of this option if the CPU supports it. |
| 132 | |
| 133 | - ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the |
| 134 | compilation of each build. It must be set to a C string (including quotes |
| 135 | where applicable). Defaults to a string that contains the time and date of |
| 136 | the compilation. |
| 137 | |
| 138 | - ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A |
| 139 | build to be uniquely identified. Defaults to the current git commit id. |
| 140 | |
Grant Likely | 388248a | 2020-07-30 08:50:10 +0100 | [diff] [blame] | 141 | - ``BUILD_BASE``: Output directory for the build. Defaults to ``./build`` |
| 142 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 143 | - ``CFLAGS``: Extra user options appended on the compiler's command line in |
| 144 | addition to the options set by the build system. |
| 145 | |
| 146 | - ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may |
| 147 | release several CPUs out of reset. It can take either 0 (several CPUs may be |
| 148 | brought up) or 1 (only one CPU will ever be brought up during cold reset). |
| 149 | Default is 0. If the platform always brings up a single CPU, there is no |
| 150 | need to distinguish between primary and secondary CPUs and the boot path can |
| 151 | be optimised. The ``plat_is_my_cpu_primary()`` and |
| 152 | ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need |
| 153 | to be implemented in this case. |
| 154 | |
Sandrine Bailleux | d4c1d44 | 2020-01-15 10:23:25 +0100 | [diff] [blame] | 155 | - ``COT``: When Trusted Boot is enabled, selects the desired chain of trust. |
| 156 | Defaults to ``tbbr``. |
| 157 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 158 | - ``CRASH_REPORTING``: A non-zero value enables a console dump of processor |
| 159 | register state when an unexpected exception occurs during execution of |
| 160 | BL31. This option defaults to the value of ``DEBUG`` - i.e. by default |
| 161 | this is only enabled for a debug build of the firmware. |
| 162 | |
| 163 | - ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the |
| 164 | certificate generation tool to create new keys in case no valid keys are |
| 165 | present or specified. Allowed options are '0' or '1'. Default is '1'. |
| 166 | |
| 167 | - ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause |
| 168 | the AArch32 system registers to be included when saving and restoring the |
| 169 | CPU context. The option must be set to 0 for AArch64-only platforms (that |
| 170 | is on hardware that does not implement AArch32, or at least not at EL1 and |
| 171 | higher ELs). Default value is 1. |
| 172 | |
| 173 | - ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP |
| 174 | registers to be included when saving and restoring the CPU context. Default |
| 175 | is 0. |
| 176 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 177 | - ``CTX_INCLUDE_MTE_REGS``: Numeric value to include Memory Tagging Extension |
| 178 | registers in cpu context. This must be enabled, if the platform wants to use |
| 179 | this feature in the Secure world and MTE is enabled at ELX. This flag can |
| 180 | take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. |
| 181 | Default value is 0. |
Arunachalam Ganapathy | dd3ec7e | 2020-05-28 11:57:09 +0100 | [diff] [blame] | 182 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 183 | - ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV |
| 184 | registers to be saved/restored when entering/exiting an EL2 execution |
| 185 | context. This flag can take values 0 to 2, to align with the |
| 186 | ``FEATURE_DETECTION`` mechanism. Default value is 0. |
| 187 | |
| 188 | - ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer |
| 189 | Authentication for Secure world. This will cause the ARMv8.3-PAuth registers |
| 190 | to be included when saving and restoring the CPU context as part of world |
| 191 | switch. This flag can take values 0 to 2, to align with ``FEATURE_DETECTION`` |
| 192 | mechanism. Default value is 0. |
| 193 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 194 | Note that Pointer Authentication is enabled for Non-secure world irrespective |
| 195 | of the value of this flag if the CPU supports it. |
| 196 | |
| 197 | - ``DEBUG``: Chooses between a debug and release build. It can take either 0 |
| 198 | (release) or 1 (debug) as values. 0 is the default. |
| 199 | |
Sumit Garg | 392e4df | 2019-11-15 10:43:00 +0530 | [diff] [blame] | 200 | - ``DECRYPTION_SUPPORT``: This build flag enables the user to select the |
| 201 | authenticated decryption algorithm to be used to decrypt firmware/s during |
| 202 | boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of |
| 203 | this flag is ``none`` to disable firmware decryption which is an optional |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 204 | feature as per TBBR. |
Sumit Garg | 392e4df | 2019-11-15 10:43:00 +0530 | [diff] [blame] | 205 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 206 | - ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation |
| 207 | of the binary image. If set to 1, then only the ELF image is built. |
| 208 | 0 is the default. |
| 209 | |
Javier Almansa Sobrino | f3a4c54 | 2020-11-23 18:38:15 +0000 | [diff] [blame] | 210 | - ``DISABLE_MTPMU``: Boolean option to disable FEAT_MTPMU if implemented |
| 211 | (Armv8.6 onwards). Its default value is 0 to keep consistency with platforms |
| 212 | that do not implement FEAT_MTPMU. For more information on FEAT_MTPMU, |
| 213 | check the latest Arm ARM. |
| 214 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 215 | - ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted |
| 216 | Board Boot authentication at runtime. This option is meant to be enabled only |
| 217 | for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this |
| 218 | flag has to be enabled. 0 is the default. |
| 219 | |
| 220 | - ``E``: Boolean option to make warnings into errors. Default is 1. |
| 221 | |
Boyan Karatotev | e9e7e8a | 2022-12-07 10:26:48 +0000 | [diff] [blame] | 222 | When specifying higher warnings levels (``W=1`` and higher), this option |
| 223 | defaults to 0. This is done to encourage contributors to use them, as they |
| 224 | are expected to produce warnings that would otherwise fail the build. New |
| 225 | contributions are still expected to build with ``W=0`` and ``E=1`` (the |
| 226 | default). |
| 227 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 228 | - ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of |
| 229 | the normal boot flow. It must specify the entry point address of the EL3 |
| 230 | payload. Please refer to the "Booting an EL3 payload" section for more |
| 231 | details. |
| 232 | |
| 233 | - ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions. |
| 234 | This is an optional architectural feature available on v8.4 onwards. Some |
| 235 | v8.2 implementations also implement an AMU and this option can be used to |
| 236 | enable this feature on those systems as well. Default is 0. |
| 237 | |
Chris Kay | 925fda4 | 2021-05-25 10:42:56 +0100 | [diff] [blame] | 238 | - ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters |
| 239 | (also known as group 1 counters). These are implementation-defined counters, |
| 240 | and as such require additional platform configuration. Default is 0. |
| 241 | |
Chris Kay | f11909f | 2021-08-19 11:21:52 +0100 | [diff] [blame] | 242 | - ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which |
| 243 | allows platforms with auxiliary counters to describe them via the |
| 244 | ``HW_CONFIG`` device tree blob. Default is 0. |
| 245 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 246 | - ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()`` |
| 247 | are compiled out. For debug builds, this option defaults to 1, and calls to |
| 248 | ``assert()`` are left in place. For release builds, this option defaults to 0 |
| 249 | and calls to ``assert()`` function are compiled out. This option can be set |
| 250 | independently of ``DEBUG``. It can also be used to hide any auxiliary code |
| 251 | that is only required for the assertion and does not fit in the assertion |
| 252 | itself. |
| 253 | |
Alexei Fedorov | b8f26e9 | 2020-02-06 17:11:03 +0000 | [diff] [blame] | 254 | - ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 255 | dumps or not. It is supported in both AArch64 and AArch32. However, in |
| 256 | AArch32 the format of the frame records are not defined in the AAPCS and they |
| 257 | are defined by the implementation. This implementation of backtrace only |
| 258 | supports the format used by GCC when T32 interworking is disabled. For this |
| 259 | reason enabling this option in AArch32 will force the compiler to only |
| 260 | generate A32 code. This option is enabled by default only in AArch64 debug |
| 261 | builds, but this behaviour can be overridden in each platform's Makefile or |
| 262 | in the build command line. |
| 263 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 264 | - ``ENABLE_FEAT_AMUv1``: Numeric value to enable access to the HAFGRTR_EL2 |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 265 | (Hypervisor Activity Monitors Fine-Grained Read Trap Register) during EL2 |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 266 | to EL3 context save/restore operations. This flag can take the values 0 to 2, |
| 267 | to align with the ``FEATURE_DETECTION`` mechanism. It is an optional feature |
| 268 | available on v8.4 and onwards and must be set to either 1 or 2 alongside |
| 269 | ``ENABLE_FEAT_FGT``, to access the HAFGRTR_EL2 register. |
| 270 | Default value is ``0``. |
| 271 | |
| 272 | - ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1`` |
| 273 | extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6 |
| 274 | onwards. This flag can take the values 0 to 2, to align with the |
| 275 | ``FEATURE_DETECTION`` mechanism. Default value is ``0``. |
| 276 | |
| 277 | - ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2`` |
| 278 | extension. It allows access to the SCXTNUM_EL2 (Software Context Number) |
| 279 | register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an |
| 280 | optional feature available on Arm v8.0 onwards. This flag can take values |
| 281 | 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. |
| 282 | Default value is ``0``. |
| 283 | |
| 284 | - ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent |
| 285 | Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3. |
| 286 | ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4 |
| 287 | and upwards. This flag can take the values 0 to 2, to align with the |
| 288 | ``FEATURE_DETECTION`` mechanism. Default value is ``0``. |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 289 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 290 | - ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 291 | Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer |
| 292 | Physical Offset register) during EL2 to EL3 context save/restore operations. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 293 | Its a mandatory architectural feature and is enabled from v8.6 and upwards. |
| 294 | This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` |
| 295 | mechanism. Default value is ``0``. |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 296 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 297 | - ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps) |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 298 | feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 299 | Read Trap Register) during EL2 to EL3 context save/restore operations. |
| 300 | Its a mandatory architectural feature and is enabled from v8.6 and upwards. |
| 301 | This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` |
| 302 | mechanism. Default value is ``0``. |
| 303 | |
| 304 | - ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to |
| 305 | allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as |
| 306 | well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a |
| 307 | mandatory architectural feature and is enabled from v8.7 and upwards. This |
| 308 | flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` |
| 309 | mechanism. Default value is ``0``. |
| 310 | |
| 311 | - ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged |
| 312 | Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a |
| 313 | permission fault for any privileged data access from EL1/EL2 to virtual |
| 314 | memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a |
| 315 | mandatory architectural feature and is enabled from v8.1 and upwards. This |
| 316 | flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` |
| 317 | mechanism. Default value is ``0``. |
| 318 | |
| 319 | - ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension. |
| 320 | ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This |
| 321 | flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` |
Juan Pablo Conde | 42305f2 | 2022-07-12 16:40:29 -0400 | [diff] [blame] | 322 | mechanism. Default value is ``0``. |
| 323 | |
| 324 | - ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP`` |
| 325 | extension. This feature is only supported in AArch64 state. This flag can |
| 326 | take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. |
| 327 | Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from |
| 328 | Armv8.5 onwards. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 329 | |
| 330 | - ``ENABLE_FEAT_SB``: Numeric value to enable the ``FEAT_SB`` (Speculation |
| 331 | Barrier) extension allowing access to ``sb`` instruction. ``FEAT_SB`` is an |
| 332 | optional feature and defaults to ``0`` for pre-Armv8.5 CPUs but are mandatory |
| 333 | for Armv8.5 or later CPUs. This flag can take values 0 to 2, to align with |
| 334 | ``FEATURE_DETECTION`` mechanism. It is enabled from v8.5 and upwards and if |
| 335 | needed could be overidden from platforms explicitly. Default value is ``0``. |
| 336 | |
| 337 | - ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2) |
| 338 | extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4. |
| 339 | This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` |
| 340 | mechanism. Default is ``0``. |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 341 | |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 342 | - ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed |
| 343 | trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature |
| 344 | available on Arm v8.6. This flag can take values 0 to 2, to align with the |
| 345 | ``FEATURE_DETECTION`` mechanism. Default is ``0``. |
| 346 | |
| 347 | When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets |
| 348 | delayed by the amount of value in ``TWED_DELAY``. |
| 349 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 350 | - ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization |
| 351 | Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register |
| 352 | during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory |
| 353 | architectural feature and is enabled from v8.1 and upwards. It can take |
| 354 | values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. |
| 355 | Default value is ``0``. |
johpow01 | f91e59f | 2021-08-04 19:38:18 -0500 | [diff] [blame] | 356 | |
Mark Brown | c37eee7 | 2023-03-14 20:13:03 +0000 | [diff] [blame] | 357 | - ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to |
| 358 | allow access to TCR2_EL2 (extended translation control) from EL2 as |
| 359 | well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a |
| 360 | mandatory architectural feature and is enabled from v8.9 and upwards. This |
| 361 | flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION`` |
| 362 | mechanism. Default value is ``0``. |
| 363 | |
Sandrine Bailleux | 1142730 | 2019-12-17 09:38:08 +0100 | [diff] [blame] | 364 | - ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO) |
zelalem-aweke | d5f4527 | 2019-11-12 16:20:17 -0600 | [diff] [blame] | 365 | support in GCC for TF-A. This option is currently only supported for |
| 366 | AArch64. Default is 0. |
| 367 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 368 | - ``ENABLE_MPAM_FOR_LOWER_ELS``: Numeric value to enable lower ELs to use MPAM |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 369 | feature. MPAM is an optional Armv8.4 extension that enables various memory |
| 370 | system components and resources to define partitions; software running at |
| 371 | various ELs can assign themselves to desired partition to control their |
| 372 | performance aspects. |
| 373 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 374 | This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION`` |
| 375 | mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to |
| 376 | access their own MPAM registers without trapping into EL3. This option |
| 377 | doesn't make use of partitioning in EL3, however. Platform initialisation |
| 378 | code should configure and use partitions in EL3 as required. This option |
| 379 | defaults to ``0``. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 380 | |
Chris Kay | 03be39d | 2021-05-05 13:38:30 +0100 | [diff] [blame] | 381 | - ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power |
| 382 | Mitigation Mechanism supported by certain Arm cores, which allows the SoC |
| 383 | firmware to detect and limit high activity events to assist in SoC processor |
| 384 | power domain dynamic power budgeting and limit the triggering of whole-rail |
| 385 | (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``. |
| 386 | |
| 387 | - ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which |
| 388 | allows platforms with cores supporting MPMM to describe them via the |
| 389 | ``HW_CONFIG`` device tree blob. Default is 0. |
| 390 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 391 | - ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE) |
| 392 | support within generic code in TF-A. This option is currently only supported |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 393 | in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and |
| 394 | in BL32 (SP_min) for AARCH32. Default is 0. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 395 | |
| 396 | - ``ENABLE_PMF``: Boolean option to enable support for optional Performance |
| 397 | Measurement Framework(PMF). Default is 0. |
| 398 | |
| 399 | - ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI |
| 400 | functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0. |
| 401 | In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must |
| 402 | be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in |
| 403 | software. |
| 404 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 405 | - ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm |
| 406 | Management Extension. This flag can take the values 0 to 2, to align with |
| 407 | the ``FEATURE_DETECTION`` mechanism. Default value is 0. This is currently |
| 408 | an experimental feature. |
Zelalem Aweke | 4d37db8 | 2021-07-11 18:33:20 -0500 | [diff] [blame] | 409 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 410 | - ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime |
| 411 | instrumentation which injects timestamp collection points into TF-A to |
| 412 | allow runtime performance to be measured. Currently, only PSCI is |
| 413 | instrumented. Enabling this option enables the ``ENABLE_PMF`` build option |
| 414 | as well. Default is 0. |
| 415 | |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 416 | - ``ENABLE_SME_FOR_NS``: Boolean option to enable Scalable Matrix Extension |
| 417 | (SME), SVE, and FPU/SIMD for the non-secure world only. These features share |
| 418 | registers so are enabled together. Using this option without |
| 419 | ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure |
| 420 | world to trap to EL3. SME is an optional architectural feature for AArch64 |
| 421 | and TF-A support is experimental. At this time, this build option cannot be |
Manish Pandey | 247e5c3 | 2021-11-15 15:29:08 +0000 | [diff] [blame] | 422 | used on systems that have SPD=spmd/SPM_MM or ENABLE_RME, and attempting to |
| 423 | build with these options will fail. Default is 0. |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 424 | |
| 425 | - ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix |
| 426 | Extension for secure world use along with SVE and FPU/SIMD, ENABLE_SME_FOR_NS |
| 427 | must also be set to use this. If enabling this, the secure world MUST |
| 428 | handle context switching for SME, SVE, and FPU/SIMD registers to ensure that |
| 429 | no data is leaked to non-secure world. This is experimental. Default is 0. |
| 430 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 431 | - ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling |
| 432 | extensions. This is an optional architectural feature for AArch64. |
| 433 | The default is 1 but is automatically disabled when the target architecture |
| 434 | is AArch32. |
| 435 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 436 | - ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension |
| 437 | (SVE) for the Non-secure world only. SVE is an optional architectural feature |
| 438 | for AArch64. Note that when SVE is enabled for the Non-secure world, access |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 439 | to SIMD and floating-point functionality from the Secure world is disabled by |
| 440 | default and controlled with ENABLE_SVE_FOR_SWD. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 441 | This is to avoid corruption of the Non-secure world data in the Z-registers |
| 442 | which are aliased by the SIMD and FP registers. The build option is not |
| 443 | compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an |
| 444 | assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 445 | 1. The default is 1 but is automatically disabled when ENABLE_SME_FOR_NS=1 |
Manish Pandey | 247e5c3 | 2021-11-15 15:29:08 +0000 | [diff] [blame] | 446 | since SME encompasses SVE. At this time, this build option cannot be used on |
| 447 | systems that have SPM_MM enabled. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 448 | |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 449 | - ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world. |
| 450 | SVE is an optional architectural feature for AArch64. Note that this option |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 451 | requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it |
| 452 | is automatically disabled when the target architecture is AArch32. |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 453 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 454 | - ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection |
| 455 | checks in GCC. Allowed values are "all", "strong", "default" and "none". The |
| 456 | default value is set to "none". "strong" is the recommended stack protection |
| 457 | level if this feature is desired. "none" disables the stack protection. For |
| 458 | all values other than "none", the ``plat_get_stack_protector_canary()`` |
| 459 | platform hook needs to be implemented. The value is passed as the last |
| 460 | component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``. |
| 461 | |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 462 | - ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 463 | flag depends on ``DECRYPTION_SUPPORT`` build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 464 | |
| 465 | - ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload. |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 466 | This flag depends on ``DECRYPTION_SUPPORT`` build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 467 | |
| 468 | - ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could |
| 469 | either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 470 | on ``DECRYPTION_SUPPORT`` build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 471 | |
| 472 | - ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector |
| 473 | (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT`` |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 474 | build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 475 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 476 | - ``ERROR_DEPRECATED``: This option decides whether to treat the usage of |
| 477 | deprecated platform APIs, helper functions or drivers within Trusted |
| 478 | Firmware as error. It can take the value 1 (flag the use of deprecated |
| 479 | APIs as error) or 0. The default is 0. |
| 480 | |
| 481 | - ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions |
| 482 | targeted at EL3. When set ``0`` (default), no exceptions are expected or |
Raghu Krishnamurthy | 669bf40 | 2022-07-25 14:44:33 -0700 | [diff] [blame] | 483 | handled at EL3, and a panic will result. The exception to this rule is when |
| 484 | ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions |
| 485 | occuring during normal world execution, are trapped to EL3. Any exception |
| 486 | trapped during secure world execution are trapped to the SPMC. This is |
| 487 | supported only for AArch64 builds. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 488 | |
Javier Almansa Sobrino | 0d1f6b1 | 2020-09-18 16:47:07 +0100 | [diff] [blame] | 489 | - ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when |
| 490 | ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``. |
| 491 | Default value is 40 (LOG_LEVEL_INFO). |
| 492 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 493 | - ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault |
| 494 | injection from lower ELs, and this build option enables lower ELs to use |
| 495 | Error Records accessed via System Registers to inject faults. This is |
| 496 | applicable only to AArch64 builds. |
| 497 | |
| 498 | This feature is intended for testing purposes only, and is advisable to keep |
| 499 | disabled for production images. |
| 500 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 501 | - ``FEATURE_DETECTION``: Boolean option to enable the architectural features |
| 502 | detection mechanism. It detects whether the Architectural features enabled |
| 503 | through feature specific build flags are supported by the PE or not by |
| 504 | validating them either at boot phase or at runtime based on the value |
| 505 | possessed by the feature flag (0 to 2) and report error messages at an early |
| 506 | stage. |
| 507 | |
| 508 | This prevents and benefits us from EL3 runtime exceptions during context save |
| 509 | and restore routines guarded by these build flags. Henceforth validating them |
| 510 | before their usage provides more control on the actions taken under them. |
| 511 | |
| 512 | The mechanism permits the build flags to take values 0, 1 or 2 and |
| 513 | evaluates them accordingly. |
| 514 | |
| 515 | Lets consider ``ENABLE_FEAT_HCX``, build flag for ``FEAT_HCX`` as an example: |
| 516 | |
| 517 | :: |
| 518 | |
| 519 | ENABLE_FEAT_HCX = 0: Feature disabled statically at compile time. |
| 520 | ENABLE_FEAT_HCX = 1: Feature Enabled and the flag is validated at boottime. |
| 521 | ENABLE_FEAT_HCX = 2: Feature Enabled and the flag is validated at runtime. |
| 522 | |
| 523 | In the above example, if the feature build flag, ``ENABLE_FEAT_HCX`` set to |
| 524 | 0, feature is disabled statically during compilation. If it is defined as 1, |
| 525 | feature is validated, wherein FEAT_HCX is detected at boot time. In case not |
| 526 | implemented by the PE, a hard panic is generated. Finally, if the flag is set |
| 527 | to 2, feature is validated at runtime. |
| 528 | |
| 529 | Note that the entire implementation is divided into two phases, wherein as |
| 530 | as part of phase-1 we are supporting the values 0,1. Value 2 is currently not |
| 531 | supported and is planned to be handled explicilty in phase-2 implementation. |
| 532 | |
| 533 | FEATURE_DETECTION macro is disabled by default, and is currently an |
| 534 | experimental procedure. Platforms can explicitly make use of this by |
| 535 | mechanism, by enabling it to validate whether they have set their build flags |
| 536 | properly at an early phase. |
| 537 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 538 | - ``FIP_NAME``: This is an optional build option which specifies the FIP |
| 539 | filename for the ``fip`` target. Default is ``fip.bin``. |
| 540 | |
| 541 | - ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU |
| 542 | FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``. |
| 543 | |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 544 | - ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values: |
| 545 | |
| 546 | :: |
| 547 | |
| 548 | 0: Encryption is done with Secret Symmetric Key (SSK) which is common |
| 549 | for a class of devices. |
| 550 | 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is |
| 551 | unique per device. |
| 552 | |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 553 | This flag depends on ``DECRYPTION_SUPPORT`` build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 554 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 555 | - ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create`` |
| 556 | tool to create certificates as per the Chain of Trust described in |
| 557 | :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to |
| 558 | include the certificates in the FIP and FWU_FIP. Default value is '0'. |
| 559 | |
| 560 | Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support |
| 561 | for the Trusted Board Boot feature in the BL1 and BL2 images, to generate |
| 562 | the corresponding certificates, and to include those certificates in the |
| 563 | FIP and FWU_FIP. |
| 564 | |
| 565 | Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2 |
| 566 | images will not include support for Trusted Board Boot. The FIP will still |
| 567 | include the corresponding certificates. This FIP can be used to verify the |
| 568 | Chain of Trust on the host machine through other mechanisms. |
| 569 | |
| 570 | Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2 |
| 571 | images will include support for Trusted Board Boot, but the FIP and FWU_FIP |
| 572 | will not include the corresponding certificates, causing a boot failure. |
| 573 | |
| 574 | - ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have |
| 575 | inherent support for specific EL3 type interrupts. Setting this build option |
| 576 | to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both |
Madhukar Pappireddy | 86350ae | 2020-07-29 09:37:25 -0500 | [diff] [blame] | 577 | by :ref:`platform abstraction layer<platform Interrupt Controller API>` and |
| 578 | :ref:`Interrupt Management Framework<Interrupt Management Framework>`. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 579 | This allows GICv2 platforms to enable features requiring EL3 interrupt type. |
| 580 | This also means that all GICv2 Group 0 interrupts are delivered to EL3, and |
| 581 | the Secure Payload interrupts needs to be synchronously handed over to Secure |
| 582 | EL1 for handling. The default value of this option is ``0``, which means the |
| 583 | Group 0 interrupts are assumed to be handled by Secure EL1. |
| 584 | |
Manish Pandey | 0e3379d | 2022-10-10 11:43:08 +0100 | [diff] [blame] | 585 | - ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError |
| 586 | Interrupts, resulting from errors in NS world, will be always trapped in |
| 587 | EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions |
| 588 | will be trapped in the current exception level (or in EL1 if the current |
| 589 | exception level is EL0). |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 590 | |
| 591 | - ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific |
| 592 | software operations are required for CPUs to enter and exit coherency. |
| 593 | However, newer systems exist where CPUs' entry to and exit from coherency |
| 594 | is managed in hardware. Such systems require software to only initiate these |
| 595 | operations, and the rest is managed in hardware, minimizing active software |
| 596 | management. In such systems, this boolean option enables TF-A to carry out |
| 597 | build and run-time optimizations during boot and power management operations. |
| 598 | This option defaults to 0 and if it is enabled, then it implies |
| 599 | ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled. |
| 600 | |
| 601 | If this flag is disabled while the platform which TF-A is compiled for |
| 602 | includes cores that manage coherency in hardware, then a compilation error is |
| 603 | generated. This is based on the fact that a system cannot have, at the same |
| 604 | time, cores that manage coherency in hardware and cores that don't. In other |
| 605 | words, a platform cannot have, at the same time, cores that require |
| 606 | ``HW_ASSISTED_COHERENCY=1`` and cores that require |
| 607 | ``HW_ASSISTED_COHERENCY=0``. |
| 608 | |
| 609 | Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of |
| 610 | translation library (xlat tables v2) must be used; version 1 of translation |
| 611 | library is not supported. |
| 612 | |
Louis Mayencourt | c1c2bf7 | 2020-02-13 08:21:34 +0000 | [diff] [blame] | 613 | - ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the |
David Horstmann | b2cc35f | 2021-01-21 12:29:59 +0000 | [diff] [blame] | 614 | bottom, higher addresses at the top. This build flag can be set to '1' to |
Louis Mayencourt | c1c2bf7 | 2020-02-13 08:21:34 +0000 | [diff] [blame] | 615 | invert this behavior. Lower addresses will be printed at the top and higher |
| 616 | addresses at the bottom. |
| 617 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 618 | - ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3 |
| 619 | runtime software in AArch32 mode, which is required to run AArch32 on Juno. |
| 620 | By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in |
| 621 | AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable |
| 622 | images. |
| 623 | |
| 624 | - ``KEY_ALG``: This build flag enables the user to select the algorithm to be |
| 625 | used for generating the PKCS keys and subsequent signing of the certificate. |
Lionel Debieve | fefeffb | 2022-11-14 11:03:42 +0100 | [diff] [blame] | 626 | It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular`` |
| 627 | and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1 |
| 628 | RSA 1.5 algorithm which is not TBBR compliant and is retained only for |
| 629 | compatibility. The default value of this flag is ``rsa`` which is the TBBR |
| 630 | compliant PKCS#1 RSA 2.1 scheme. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 631 | |
Gilad Ben-Yossef | a6e5342 | 2019-09-15 13:29:29 +0300 | [diff] [blame] | 632 | - ``KEY_SIZE``: This build flag enables the user to select the key size for |
| 633 | the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE`` |
| 634 | depend on the chosen algorithm and the cryptographic module. |
| 635 | |
Lionel Debieve | fefeffb | 2022-11-14 11:03:42 +0100 | [diff] [blame] | 636 | +---------------------------+------------------------------------+ |
| 637 | | KEY_ALG | Possible key sizes | |
| 638 | +===========================+====================================+ |
| 639 | | rsa | 1024 , 2048 (default), 3072, 4096* | |
| 640 | +---------------------------+------------------------------------+ |
| 641 | | ecdsa | unavailable | |
| 642 | +---------------------------+------------------------------------+ |
| 643 | | ecdsa-brainpool-regular | unavailable | |
| 644 | +---------------------------+------------------------------------+ |
| 645 | | ecdsa-brainpool-twisted | unavailable | |
| 646 | +---------------------------+------------------------------------+ |
| 647 | |
Gilad Ben-Yossef | a6e5342 | 2019-09-15 13:29:29 +0300 | [diff] [blame] | 648 | |
| 649 | * Only 2048 bits size is available with CryptoCell 712 SBROM release 1. |
| 650 | Only 3072 bits size is available with CryptoCell 712 SBROM release 2. |
| 651 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 652 | - ``HASH_ALG``: This build flag enables the user to select the secure hash |
| 653 | algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``. |
| 654 | The default value of this flag is ``sha256``. |
| 655 | |
| 656 | - ``LDFLAGS``: Extra user options appended to the linkers' command line in |
| 657 | addition to the one set by the build system. |
| 658 | |
| 659 | - ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log |
| 660 | output compiled into the build. This should be one of the following: |
| 661 | |
| 662 | :: |
| 663 | |
| 664 | 0 (LOG_LEVEL_NONE) |
| 665 | 10 (LOG_LEVEL_ERROR) |
| 666 | 20 (LOG_LEVEL_NOTICE) |
| 667 | 30 (LOG_LEVEL_WARNING) |
| 668 | 40 (LOG_LEVEL_INFO) |
| 669 | 50 (LOG_LEVEL_VERBOSE) |
| 670 | |
| 671 | All log output up to and including the selected log level is compiled into |
| 672 | the build. The default value is 40 in debug builds and 20 in release builds. |
| 673 | |
Alexei Fedorov | 913cb7e | 2020-01-23 14:27:38 +0000 | [diff] [blame] | 674 | - ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot |
Manish V Badarkhe | 92de80a | 2021-12-16 10:41:47 +0000 | [diff] [blame] | 675 | feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to |
| 676 | provide trust that the code taking the measurements and recording them has |
| 677 | not been tampered with. |
Sandrine Bailleux | 533d8b3 | 2021-06-10 11:18:04 +0200 | [diff] [blame] | 678 | |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 679 | This option defaults to 0. |
Alexei Fedorov | 913cb7e | 2020-01-23 14:27:38 +0000 | [diff] [blame] | 680 | |
Manish V Badarkhe | 8564f77 | 2022-02-14 18:31:16 +0000 | [diff] [blame] | 681 | - ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust |
| 682 | for Measurement (DRTM). This feature has trust dependency on BL31 for taking |
| 683 | the measurements and recording them as per `PSA DRTM specification`_. For |
| 684 | platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can |
| 685 | be used and for the platforms which use ``RESET_TO_BL31`` platform owners |
Manish V Badarkhe | bbe1e42 | 2023-02-20 22:44:03 +0000 | [diff] [blame] | 686 | should have mechanism to authenticate BL31. This is an experimental feature. |
Manish V Badarkhe | 8564f77 | 2022-02-14 18:31:16 +0000 | [diff] [blame] | 687 | |
| 688 | This option defaults to 0. |
| 689 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 690 | - ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It |
| 691 | specifies the file that contains the Non-Trusted World private key in PEM |
| 692 | format. If ``SAVE_KEYS=1``, this file name will be used to save the key. |
| 693 | |
| 694 | - ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is |
| 695 | optional. It is only needed if the platform makefile specifies that it |
| 696 | is required in order to build the ``fwu_fip`` target. |
| 697 | |
| 698 | - ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register |
| 699 | contents upon world switch. It can take either 0 (don't save and restore) or |
| 700 | 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it |
| 701 | wants the timer registers to be saved and restored. |
| 702 | |
| 703 | - ``OVERRIDE_LIBC``: This option allows platforms to override the default libc |
| 704 | for the BL image. It can be either 0 (include) or 1 (remove). The default |
| 705 | value is 0. |
| 706 | |
| 707 | - ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that |
| 708 | the underlying hardware is not a full PL011 UART but a minimally compliant |
| 709 | generic UART, which is a subset of the PL011. The driver will not access |
| 710 | any register that is not part of the SBSA generic UART specification. |
| 711 | Default value is 0 (a full PL011 compliant UART is present). |
| 712 | |
| 713 | - ``PLAT``: Choose a platform to build TF-A for. The chosen platform name |
| 714 | must be subdirectory of any depth under ``plat/``, and must contain a |
| 715 | platform makefile named ``platform.mk``. For example, to build TF-A for the |
| 716 | Arm Juno board, select PLAT=juno. |
| 717 | |
| 718 | - ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image |
| 719 | instead of the normal boot flow. When defined, it must specify the entry |
| 720 | point address for the preloaded BL33 image. This option is incompatible with |
| 721 | ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority |
| 722 | over ``PRELOADED_BL33_BASE``. |
| 723 | |
| 724 | - ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset |
| 725 | vector address can be programmed or is fixed on the platform. It can take |
| 726 | either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a |
| 727 | programmable reset address, it is expected that a CPU will start executing |
| 728 | code directly at the right address, both on a cold and warm reset. In this |
| 729 | case, there is no need to identify the entrypoint on boot and the boot path |
| 730 | can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface |
| 731 | does not need to be implemented in this case. |
| 732 | |
| 733 | - ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats |
| 734 | possible for the PSCI power-state parameter: original and extended State-ID |
| 735 | formats. This flag if set to 1, configures the generic PSCI layer to use the |
| 736 | extended format. The default value of this flag is 0, which means by default |
| 737 | the original power-state format is used by the PSCI implementation. This flag |
| 738 | should be specified by the platform makefile and it governs the return value |
| 739 | of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is |
| 740 | enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be |
| 741 | set to 1 as well. |
| 742 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 743 | - ``RAS_EXTENSION``: Numeric value to enable Armv8.2 RAS features. RAS features |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 744 | are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2 |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 745 | or later CPUs. This flag can take the values 0 to 2, to align with the |
| 746 | ``FEATURE_DETECTION`` mechanism. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 747 | |
Manish Pandey | 0e3379d | 2022-10-10 11:43:08 +0100 | [diff] [blame] | 748 | When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST_NS`` must also be |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 749 | set to ``1``. |
| 750 | |
| 751 | This option is disabled by default. |
| 752 | |
| 753 | - ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead |
| 754 | of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 |
| 755 | entrypoint) or 1 (CPU reset to BL31 entrypoint). |
| 756 | The default value is 0. |
| 757 | |
Jorge Ramirez-Ortiz | 598db32 | 2022-04-15 11:51:03 +0200 | [diff] [blame] | 758 | - ``RESET_TO_BL31_WITH_PARAMS``: If ``RESET_TO_BL31`` has been enabled, setting |
| 759 | this additional option guarantees that the input registers are not cleared |
| 760 | therefore allowing parameters to be passed to the BL31 entrypoint. |
| 761 | The default value is 0. |
| 762 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 763 | - ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided |
| 764 | in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector |
| 765 | instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 |
| 766 | entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0. |
| 767 | |
| 768 | - ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the |
Max Shvetsov | 06dba29 | 2019-12-06 11:50:12 +0000 | [diff] [blame] | 769 | file that contains the ROT private key in PEM format and enforces public key |
| 770 | hash generation. If ``SAVE_KEYS=1``, this |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 771 | file name will be used to save the key. |
| 772 | |
| 773 | - ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the |
| 774 | certificate generation tool to save the keys used to establish the Chain of |
| 775 | Trust. Allowed options are '0' or '1'. Default is '0' (do not save). |
| 776 | |
| 777 | - ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional. |
| 778 | If a SCP_BL2 image is present then this option must be passed for the ``fip`` |
| 779 | target. |
| 780 | |
| 781 | - ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the |
| 782 | file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``, |
| 783 | this file name will be used to save the key. |
| 784 | |
| 785 | - ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is |
| 786 | optional. It is only needed if the platform makefile specifies that it |
| 787 | is required in order to build the ``fwu_fip`` target. |
| 788 | |
| 789 | - ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software |
| 790 | Delegated Exception Interface to BL31 image. This defaults to ``0``. |
| 791 | |
| 792 | When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be |
| 793 | set to ``1``. |
| 794 | |
| 795 | - ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be |
| 796 | isolated on separate memory pages. This is a trade-off between security and |
| 797 | memory usage. See "Isolating code and read-only data on separate memory |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 798 | pages" section in :ref:`Firmware Design`. This flag is disabled by default |
| 799 | and affects all BL images. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 800 | |
Samuel Holland | 31a14e1 | 2018-10-17 21:40:18 -0500 | [diff] [blame] | 801 | - ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS |
| 802 | sections of BL31 (.bss, stacks, page tables, and coherent memory) to be |
| 803 | allocated in RAM discontiguous from the loaded firmware image. When set, the |
David Horstmann | b2cc35f | 2021-01-21 12:29:59 +0000 | [diff] [blame] | 804 | platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and |
Samuel Holland | 31a14e1 | 2018-10-17 21:40:18 -0500 | [diff] [blame] | 805 | ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS |
| 806 | sections are placed in RAM immediately following the loaded firmware image. |
| 807 | |
Jiafei Pan | 0824b45 | 2022-02-24 10:47:33 +0800 | [diff] [blame] | 808 | - ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the |
| 809 | NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM |
| 810 | discontiguous from loaded firmware images. When set, the platform need to |
| 811 | provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This |
| 812 | flag is disabled by default and NOLOAD sections are placed in RAM immediately |
| 813 | following the loaded firmware image. |
| 814 | |
Jeremy Linton | 684a079 | 2021-01-26 22:42:03 -0600 | [diff] [blame] | 815 | - ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration |
| 816 | access requests via a standard SMCCC defined in `DEN0115`_. When combined with |
| 817 | UEFI+ACPI this can provide a certain amount of OS forward compatibility |
| 818 | with newer platforms that aren't ECAM compliant. |
| 819 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 820 | - ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A. |
| 821 | This build option is only valid if ``ARCH=aarch64``. The value should be |
| 822 | the path to the directory containing the SPD source, relative to |
| 823 | ``services/spd/``; the directory is expected to contain a makefile called |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 824 | ``<spd-value>.mk``. The SPM Dispatcher standard service is located in |
| 825 | services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher |
| 826 | cannot be enabled when the ``SPM_MM`` option is enabled. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 827 | |
| 828 | - ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can |
| 829 | take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops |
| 830 | execution in BL1 just before handing over to BL31. At this point, all |
| 831 | firmware images have been loaded in memory, and the MMU and caches are |
| 832 | turned off. Refer to the "Debugging options" section for more details. |
| 833 | |
Marc Bonnici | abaac16 | 2021-12-01 18:00:40 +0000 | [diff] [blame] | 834 | - ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM |
| 835 | Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC |
| 836 | component runs at the EL3 exception level. The default value is ``0`` ( |
| 837 | disabled). This configuration supports pre-Armv8.4 platforms (aka not |
| 838 | implementing the ``FEAT_SEL2`` extension). This is an experimental feature. |
| 839 | |
Jens Wiklander | ba0ed3e | 2022-12-14 17:02:16 +0100 | [diff] [blame] | 840 | - ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM |
| 841 | Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to |
| 842 | indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading |
| 843 | mechanism should be used. |
| 844 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 845 | - ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 846 | Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC |
Marc Bonnici | abaac16 | 2021-12-01 18:00:40 +0000 | [diff] [blame] | 847 | component runs at the S-EL2 exception level provided by the ``FEAT_SEL2`` |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 848 | extension. This is the default when enabling the SPM Dispatcher. When |
| 849 | disabled (0) it indicates the SPMC component runs at the S-EL1 execution |
Marc Bonnici | abaac16 | 2021-12-01 18:00:40 +0000 | [diff] [blame] | 850 | state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations |
| 851 | support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2`` |
| 852 | extension). |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 853 | |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 854 | - ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 855 | Partition Manager (SPM) implementation. The default value is ``0`` |
| 856 | (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is |
| 857 | enabled (``SPD=spmd``). |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 858 | |
Manish Pandey | 3f90ad7 | 2020-01-14 11:52:05 +0000 | [diff] [blame] | 859 | - ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 860 | description of secure partitions. The build system will parse this file and |
| 861 | package all secure partition blobs into the FIP. This file is not |
| 862 | necessarily part of TF-A tree. Only available when ``SPD=spmd``. |
Manish Pandey | 3f90ad7 | 2020-01-14 11:52:05 +0000 | [diff] [blame] | 863 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 864 | - ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles |
| 865 | secure interrupts (caught through the FIQ line). Platforms can enable |
| 866 | this directive if they need to handle such interruption. When enabled, |
| 867 | the FIQ are handled in monitor mode and non secure world is not allowed |
| 868 | to mask these events. Platforms that enable FIQ handling in SP_MIN shall |
| 869 | implement the api ``sp_min_plat_fiq_handler()``. The default value is 0. |
| 870 | |
Mark Brown | 6486997 | 2022-04-20 18:14:32 +0100 | [diff] [blame] | 871 | - ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3. |
| 872 | Platforms can configure this if they need to lower the hardware |
| 873 | limit, for example due to asymmetric configuration or limitations of |
| 874 | software run at lower ELs. The default is the architectural maximum |
| 875 | of 2048 which should be suitable for most configurations, the |
| 876 | hardware will limit the effective VL to the maximum physically supported |
| 877 | VL. |
| 878 | |
Jayanth Dodderi Chidanand | 7c7faff | 2022-10-11 17:16:07 +0100 | [diff] [blame] | 879 | - ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True |
| 880 | Random Number Generator Interface to BL31 image. This defaults to ``0``. |
| 881 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 882 | - ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board |
| 883 | Boot feature. When set to '1', BL1 and BL2 images include support to load |
| 884 | and verify the certificates and images in a FIP, and BL1 includes support |
| 885 | for the Firmware Update. The default value is '0'. Generation and inclusion |
| 886 | of certificates in the FIP and FWU_FIP depends upon the value of the |
| 887 | ``GENERATE_COT`` option. |
| 888 | |
| 889 | .. warning:: |
| 890 | This option depends on ``CREATE_KEYS`` to be enabled. If the keys |
| 891 | already exist in disk, they will be overwritten without further notice. |
| 892 | |
| 893 | - ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It |
| 894 | specifies the file that contains the Trusted World private key in PEM |
| 895 | format. If ``SAVE_KEYS=1``, this file name will be used to save the key. |
| 896 | |
| 897 | - ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or |
| 898 | synchronous, (see "Initializing a BL32 Image" section in |
| 899 | :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using |
| 900 | synchronous method) or 1 (BL32 is initialized using asynchronous method). |
| 901 | Default is 0. |
| 902 | |
| 903 | - ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt |
| 904 | routing model which routes non-secure interrupts asynchronously from TSP |
| 905 | to EL3 causing immediate preemption of TSP. The EL3 is responsible |
| 906 | for saving and restoring the TSP context in this routing model. The |
| 907 | default routing model (when the value is 0) is to route non-secure |
| 908 | interrupts to TSP allowing it to save its context and hand over |
| 909 | synchronously to EL3 via an SMC. |
| 910 | |
| 911 | .. note:: |
| 912 | When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT`` |
| 913 | must also be set to ``1``. |
| 914 | |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 915 | - ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of |
| 916 | WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set |
| 917 | this delay. It can take values in the range (0-15). Default value is ``0`` |
| 918 | and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed. |
| 919 | Platforms need to explicitly update this value based on their requirements. |
| 920 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 921 | - ``USE_ARM_LINK``: This flag determines whether to enable support for ARM |
| 922 | linker. When the ``LINKER`` build variable points to the armlink linker, |
| 923 | this flag is enabled automatically. To enable support for armlink, platforms |
| 924 | will have to provide a scatter file for the BL image. Currently, Tegra |
| 925 | platforms use the armlink support to compile BL3-1 images. |
| 926 | |
| 927 | - ``USE_COHERENT_MEM``: This flag determines whether to include the coherent |
| 928 | memory region in the BL memory map or not (see "Use of Coherent memory in |
| 929 | TF-A" section in :ref:`Firmware Design`). It can take the value 1 |
| 930 | (Coherent memory region is included) or 0 (Coherent memory region is |
| 931 | excluded). Default is 1. |
| 932 | |
Ambroise Vincent | 9660dc1 | 2019-07-12 13:47:03 +0100 | [diff] [blame] | 933 | - ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature |
| 934 | exposing a virtual filesystem interface through BL31 as a SiP SMC function. |
| 935 | Default is 0. |
| 936 | |
Louis Mayencourt | 6b232d9 | 2020-02-28 16:57:30 +0000 | [diff] [blame] | 937 | - ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the |
| 938 | firmware configuration framework. This will move the io_policies into a |
Louis Mayencourt | badcac8 | 2019-10-24 15:18:46 +0100 | [diff] [blame] | 939 | configuration device tree, instead of static structure in the code base. |
| 940 | |
Manish V Badarkhe | ad33989 | 2020-06-29 10:32:53 +0100 | [diff] [blame] | 941 | - ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors |
| 942 | at runtime using fconf. If this flag is enabled, COT descriptors are |
| 943 | statically captured in tb_fw_config file in the form of device tree nodes |
| 944 | and properties. Currently, COT descriptors used by BL2 are moved to the |
| 945 | device tree and COT descriptors used by BL1 are retained in the code |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 946 | base statically. |
Manish V Badarkhe | ad33989 | 2020-06-29 10:32:53 +0100 | [diff] [blame] | 947 | |
Balint Dobszay | d0dbd5e | 2019-12-18 15:28:00 +0100 | [diff] [blame] | 948 | - ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in |
| 949 | runtime using firmware configuration framework. The platform specific SDEI |
| 950 | shared and private events configuration is retrieved from device tree rather |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 951 | than static C structures at compile time. This is only supported if |
| 952 | SDEI_SUPPORT build flag is enabled. |
Louis Mayencourt | badcac8 | 2019-10-24 15:18:46 +0100 | [diff] [blame] | 953 | |
Madhukar Pappireddy | 02cc3ff | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 954 | - ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0 |
| 955 | and Group1 secure interrupts using the firmware configuration framework. The |
| 956 | platform specific secure interrupt property descriptor is retrieved from |
| 957 | device tree in runtime rather than depending on static C structure at compile |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 958 | time. |
Madhukar Pappireddy | 02cc3ff | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 959 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 960 | - ``USE_ROMLIB``: This flag determines whether library at ROM will be used. |
| 961 | This feature creates a library of functions to be placed in ROM and thus |
| 962 | reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default |
| 963 | is 0. |
| 964 | |
| 965 | - ``V``: Verbose build. If assigned anything other than 0, the build commands |
| 966 | are printed. Default is 0. |
| 967 | |
| 968 | - ``VERSION_STRING``: String used in the log output for each TF-A image. |
| 969 | Defaults to a string formed by concatenating the version number, build type |
| 970 | and build string. |
| 971 | |
| 972 | - ``W``: Warning level. Some compiler warning options of interest have been |
| 973 | regrouped and put in the root Makefile. This flag can take the values 0 to 3, |
| 974 | each level enabling more warning options. Default is 0. |
| 975 | |
Boyan Karatotev | e9e7e8a | 2022-12-07 10:26:48 +0000 | [diff] [blame] | 976 | This option is closely related to the ``E`` option, which enables |
| 977 | ``-Werror``. |
| 978 | |
| 979 | - ``W=0`` (default) |
| 980 | |
| 981 | Enables a wide assortment of warnings, most notably ``-Wall`` and |
| 982 | ``-Wextra``, as well as various bad practices and things that are likely to |
| 983 | result in errors. Includes some compiler specific flags. No warnings are |
| 984 | expected at this level for any build. |
| 985 | |
| 986 | - ``W=1`` |
| 987 | |
| 988 | Enables warnings we want the generic build to include but are too time |
| 989 | consuming to fix at the moment. It re-enables warnings taken out for |
| 990 | ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected |
| 991 | to eventually be merged into ``W=0``. Some warnings are expected on some |
| 992 | builds, but new contributions should not introduce new ones. |
| 993 | |
| 994 | - ``W=2`` (recommended) |
| 995 | |
| 996 | Enables warnings we want the generic build to include but cannot be enabled |
| 997 | due to external libraries. This level is expected to eventually be merged |
| 998 | into ``W=0``. Lots of warnings are expected, primarily from external |
| 999 | libraries like zlib and compiler-rt, but new controbutions should not |
| 1000 | introduce new ones. |
| 1001 | |
| 1002 | - ``W=3`` |
| 1003 | |
| 1004 | Enables warnings that are informative but not necessary and generally too |
| 1005 | verbose and frequently ignored. A very large number of warnings are |
| 1006 | expected. |
| 1007 | |
| 1008 | The exact set of warning flags depends on the compiler and TF-A warning |
| 1009 | level, however they are all succinctly set in the top-level Makefile. Please |
| 1010 | refer to the `GCC`_ or `Clang`_ documentation for more information on the |
| 1011 | individual flags. |
| 1012 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1013 | - ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on |
| 1014 | the CPU after warm boot. This is applicable for platforms which do not |
| 1015 | require interconnect programming to enable cache coherency (eg: single |
| 1016 | cluster platforms). If this option is enabled, then warm boot path |
| 1017 | enables D-caches immediately after enabling MMU. This option defaults to 0. |
| 1018 | |
Manish V Badarkhe | 75c972a | 2020-03-22 05:06:38 +0000 | [diff] [blame] | 1019 | - ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory |
| 1020 | tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The |
| 1021 | default value of this flag is ``no``. Note this option must be enabled only |
| 1022 | for ARM architecture greater than Armv8.5-A. |
| 1023 | |
Manish V Badarkhe | a59fa01 | 2020-07-31 08:38:49 +0100 | [diff] [blame] | 1024 | - ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT`` |
| 1025 | speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``. |
| 1026 | The default value of this flag is ``0``. |
| 1027 | |
| 1028 | ``AT`` speculative errata workaround disables stage1 page table walk for |
| 1029 | lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point |
| 1030 | produces either the correct result or failure without TLB allocation. |
Manish V Badarkhe | 2801ed4 | 2020-04-28 04:53:32 +0100 | [diff] [blame] | 1031 | |
| 1032 | This boolean option enables errata for all below CPUs. |
| 1033 | |
Manish V Badarkhe | a59fa01 | 2020-07-31 08:38:49 +0100 | [diff] [blame] | 1034 | +---------+--------------+-------------------------+ |
| 1035 | | Errata | CPU | Workaround Define | |
| 1036 | +=========+==============+=========================+ |
| 1037 | | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` | |
| 1038 | +---------+--------------+-------------------------+ |
| 1039 | | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` | |
| 1040 | +---------+--------------+-------------------------+ |
| 1041 | | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` | |
| 1042 | +---------+--------------+-------------------------+ |
| 1043 | | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` | |
| 1044 | +---------+--------------+-------------------------+ |
| 1045 | | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` | |
| 1046 | +---------+--------------+-------------------------+ |
| 1047 | |
| 1048 | .. note:: |
| 1049 | This option is enabled by build only if platform sets any of above defines |
| 1050 | mentioned in ’Workaround Define' column in the table. |
| 1051 | If this option is enabled for the EL3 software then EL2 software also must |
| 1052 | implement this workaround due to the behaviour of the errata mentioned |
| 1053 | in new SDEN document which will get published soon. |
Manish V Badarkhe | 2801ed4 | 2020-04-28 04:53:32 +0100 | [diff] [blame] | 1054 | |
Manish Pandey | 7c6fcb4 | 2022-09-27 14:30:34 +0100 | [diff] [blame] | 1055 | - ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR |
Varun Wadekar | 9223485 | 2020-06-12 10:11:28 -0700 | [diff] [blame] | 1056 | bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs. |
| 1057 | This flag is disabled by default. |
| 1058 | |
Juan Pablo Conde | 5286552 | 2022-06-28 16:56:32 -0400 | [diff] [blame] | 1059 | - ``OPENSSL_DIR``: This option is used to provide the path to a directory on the |
| 1060 | host machine where a custom installation of OpenSSL is located, which is used |
| 1061 | to build the certificate generation, firmware encryption and FIP tools. If |
| 1062 | this option is not set, the default OS installation will be used. |
Manish V Badarkhe | 3589b70 | 2020-07-29 10:58:44 +0100 | [diff] [blame] | 1063 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 1064 | - ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for |
| 1065 | functions that wait for an arbitrary time length (udelay and mdelay). The |
| 1066 | default value is 0. |
| 1067 | |
Jayanth Dodderi Chidanand | 6931675 | 2022-05-09 12:33:03 +0100 | [diff] [blame] | 1068 | - ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record |
| 1069 | buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an |
| 1070 | optional architectural feature for AArch64. This flag can take the values |
| 1071 | 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0 |
| 1072 | and it is automatically disabled when the target architecture is AArch32. |
johpow01 | 8186596 | 2022-01-28 17:06:20 -0600 | [diff] [blame] | 1073 | |
Jayanth Dodderi Chidanand | a793ccc | 2022-05-19 14:08:28 +0100 | [diff] [blame] | 1074 | - ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 1075 | control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented |
| 1076 | but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural |
Jayanth Dodderi Chidanand | a793ccc | 2022-05-19 14:08:28 +0100 | [diff] [blame] | 1077 | feature for AArch64. This flag can take the values 0 to 2, to align with the |
| 1078 | ``FEATURE_DETECTION`` mechanism. The default is 0 and it is automatically |
| 1079 | disabled when the target architecture is AArch32. |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 1080 | |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 1081 | - ``ENABLE_SYS_REG_TRACE_FOR_NS``: Boolean option to enable trace system |
| 1082 | registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented |
| 1083 | but unused). This feature is available if trace unit such as ETMv4.x, and |
| 1084 | ETE(extending ETM feature) is implemented. This flag is disabled by default. |
| 1085 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 1086 | - ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers |
Manish V Badarkhe | 51a9711 | 2021-07-08 09:33:18 +0100 | [diff] [blame] | 1087 | access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused), |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 1088 | if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align |
| 1089 | with the ``FEATURE_DETECTION`` mechanism. This flag is disabled by default. |
Manish V Badarkhe | 51a9711 | 2021-07-08 09:33:18 +0100 | [diff] [blame] | 1090 | |
Tamas Ban | c9ccc27 | 2022-01-18 16:20:47 +0100 | [diff] [blame] | 1091 | - ``PLAT_RSS_NOT_SUPPORTED``: Boolean option to enable the usage of the PSA |
| 1092 | APIs on platforms that doesn't support RSS (providing Arm CCA HES |
| 1093 | functionalities). When enabled (``1``), a mocked version of the APIs are used. |
| 1094 | The default value is 0. |
| 1095 | |
Okash Khawaja | 037b56e | 2022-11-04 12:38:01 +0000 | [diff] [blame] | 1096 | - ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine |
| 1097 | ``plat_can_cmo`` which will return zero if cache management operations should |
| 1098 | be skipped and non-zero otherwise. By default, this option is disabled which |
| 1099 | means platform hook won't be checked and CMOs will always be performed when |
| 1100 | related functions are called. |
| 1101 | |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 1102 | GICv3 driver options |
| 1103 | -------------------- |
| 1104 | |
| 1105 | GICv3 driver files are included using directive: |
| 1106 | |
| 1107 | ``include drivers/arm/gic/v3/gicv3.mk`` |
| 1108 | |
| 1109 | The driver can be configured with the following options set in the platform |
| 1110 | makefile: |
| 1111 | |
Andre Przywara | e1cc130 | 2020-03-25 15:50:38 +0000 | [diff] [blame] | 1112 | - ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3. |
| 1113 | Enabling this option will add runtime detection support for the |
| 1114 | GIC-600, so is safe to select even for a GIC500 implementation. |
| 1115 | This option defaults to 0. |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 1116 | |
Varun Wadekar | eea6dc1 | 2021-05-04 16:14:09 -0700 | [diff] [blame] | 1117 | - ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit |
| 1118 | for GIC-600 AE. Enabling this option will introduce support to initialize |
| 1119 | the FMU. Platforms should call the init function during boot to enable the |
| 1120 | FMU and its safety mechanisms. This option defaults to 0. |
| 1121 | |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 1122 | - ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip |
| 1123 | functionality. This option defaults to 0 |
| 1124 | |
| 1125 | - ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation |
| 1126 | of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore`` |
| 1127 | functions. This is required for FVP platform which need to simulate GIC save |
| 1128 | and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0. |
| 1129 | |
Alexei Fedorov | 1970593 | 2020-04-06 19:00:35 +0100 | [diff] [blame] | 1130 | - ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver. |
| 1131 | This option defaults to 0. |
| 1132 | |
Alexei Fedorov | a6e6ae0 | 2020-04-06 16:27:54 +0100 | [diff] [blame] | 1133 | - ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended |
| 1134 | PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0. |
| 1135 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1136 | Debugging options |
| 1137 | ----------------- |
| 1138 | |
| 1139 | To compile a debug version and make the build more verbose use |
| 1140 | |
| 1141 | .. code:: shell |
| 1142 | |
| 1143 | make PLAT=<platform> DEBUG=1 V=1 all |
| 1144 | |
Daniel Boulby | df83a83 | 2022-05-03 16:46:16 +0100 | [diff] [blame] | 1145 | AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools |
| 1146 | (for example Arm-DS) might not support this and may need an older version of |
| 1147 | DWARF symbols to be emitted by GCC. This can be achieved by using the |
| 1148 | ``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting |
| 1149 | the version to 4 is recommended for Arm-DS. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1150 | |
| 1151 | When debugging logic problems it might also be useful to disable all compiler |
| 1152 | optimizations by using ``-O0``. |
| 1153 | |
| 1154 | .. warning:: |
| 1155 | Using ``-O0`` could cause output images to be larger and base addresses |
| 1156 | might need to be recalculated (see the **Memory layout on Arm development |
| 1157 | platforms** section in the :ref:`Firmware Design`). |
| 1158 | |
| 1159 | Extra debug options can be passed to the build system by setting ``CFLAGS`` or |
| 1160 | ``LDFLAGS``: |
| 1161 | |
| 1162 | .. code:: shell |
| 1163 | |
| 1164 | CFLAGS='-O0 -gdwarf-2' \ |
| 1165 | make PLAT=<platform> DEBUG=1 V=1 all |
| 1166 | |
| 1167 | Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be |
| 1168 | ignored as the linker is called directly. |
| 1169 | |
| 1170 | It is also possible to introduce an infinite loop to help in debugging the |
| 1171 | post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the |
| 1172 | ``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common` |
| 1173 | section. In this case, the developer may take control of the target using a |
Daniel Boulby | df83a83 | 2022-05-03 16:46:16 +0100 | [diff] [blame] | 1174 | debugger when indicated by the console output. When using Arm-DS, the following |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1175 | commands can be used: |
| 1176 | |
| 1177 | :: |
| 1178 | |
| 1179 | # Stop target execution |
| 1180 | interrupt |
| 1181 | |
| 1182 | # |
| 1183 | # Prepare your debugging environment, e.g. set breakpoints |
| 1184 | # |
| 1185 | |
| 1186 | # Jump over the debug loop |
| 1187 | set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4 |
| 1188 | |
| 1189 | # Resume execution |
| 1190 | continue |
| 1191 | |
Manish V Badarkhe | 5c101ae | 2021-03-16 11:14:19 +0000 | [diff] [blame] | 1192 | Firmware update options |
| 1193 | ----------------------- |
| 1194 | |
| 1195 | - ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used |
| 1196 | in defining the firmware update metadata structure. This flag is by default |
| 1197 | set to '2'. |
| 1198 | |
| 1199 | - ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each |
| 1200 | firmware bank. Each firmware bank must have the same number of images as per |
| 1201 | the `PSA FW update specification`_. |
| 1202 | This flag is used in defining the firmware update metadata structure. This |
| 1203 | flag is by default set to '1'. |
| 1204 | |
Manish V Badarkhe | da87af1 | 2021-06-20 21:14:46 +0100 | [diff] [blame] | 1205 | - ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the |
| 1206 | `PSA FW update specification`_. The default value is 0, and this is an |
| 1207 | experimental feature. |
| 1208 | PSA firmware update implementation has some limitations, such as BL2 is |
| 1209 | not part of the protocol-updatable images, if BL2 needs to be updated, then |
| 1210 | it should be done through another platform-defined mechanism, and it assumes |
| 1211 | that the platform's hardware supports CRC32 instructions. |
| 1212 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1213 | -------------- |
| 1214 | |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 1215 | *Copyright (c) 2019-2023, Arm Limited. All rights reserved.* |
Jeremy Linton | 684a079 | 2021-01-26 22:42:03 -0600 | [diff] [blame] | 1216 | |
| 1217 | .. _DEN0115: https://developer.arm.com/docs/den0115/latest |
Manish V Badarkhe | 5c101ae | 2021-03-16 11:14:19 +0000 | [diff] [blame] | 1218 | .. _PSA FW update specification: https://developer.arm.com/documentation/den0118/a/ |
Manish V Badarkhe | 8564f77 | 2022-02-14 18:31:16 +0000 | [diff] [blame] | 1219 | .. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a |
Boyan Karatotev | e9e7e8a | 2022-12-07 10:26:48 +0000 | [diff] [blame] | 1220 | .. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html |
| 1221 | .. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html |