blob: 8ecd6d7afbe567fd36917c26a4cec0a8be071e8d [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Roberto Vargas344ff022018-10-19 16:44:18 +01002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08005 */
6
7#include <assert.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -08008#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <bl31/bl31.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <drivers/console.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -080014#include <plat_arm.h>
Jolly Shah0bfd7002019-01-08 11:10:47 -080015#include <plat_private.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <plat/common/platform.h>
17
Soren Brinkmann6d1ba582016-07-08 14:45:14 -070018#define BL31_END (unsigned long)(&__BL31_END__)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080019
Soren Brinkmann76fcae32016-03-06 20:16:27 -080020static entry_point_info_t bl32_image_ep_info;
21static entry_point_info_t bl33_image_ep_info;
22
23/*
24 * Return a pointer to the 'entry_point_info' structure of the next image for
25 * the security state specified. BL33 corresponds to the non-secure image type
26 * while BL32 corresponds to the secure image type. A NULL pointer is returned
27 * if the image does not exist.
28 */
29entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
30{
31 assert(sec_state_is_valid(type));
32
33 if (type == NON_SECURE)
34 return &bl33_image_ep_info;
35
36 return &bl32_image_ep_info;
37}
38
39/*
Alistair Francisb8d474f2017-11-30 16:21:21 -080040 * Set the build time defaults. We want to do this when doing a JTAG boot
41 * or if we can't find any other config data.
42 */
43static inline void bl31_set_default_config(void)
44{
45 bl32_image_ep_info.pc = BL32_BASE;
46 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
47 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
48 bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
49 DISABLE_ALL_EXCEPTIONS);
50}
51
52/*
Soren Brinkmann76fcae32016-03-06 20:16:27 -080053 * Perform any BL31 specific platform actions. Here is an opportunity to copy
John Tsichritzisd653d332018-09-14 10:34:57 +010054 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
Soren Brinkmann76fcae32016-03-06 20:16:27 -080055 * are lost (potentially). This needs to be done before the MMU is initialized
56 * so that the memory layout can be used while creating page tables.
57 */
Antonio Nino Diaz012c8bf2018-09-24 17:16:52 +010058void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
59 u_register_t arg2, u_register_t arg3)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080060{
61 /* Initialize the console to provide early debug support */
Soren Brinkmann99c0d7b2016-06-10 09:57:14 -070062 console_init(ZYNQMP_UART_BASE, zynqmp_get_uart_clk(),
Soren Brinkmann76fcae32016-03-06 20:16:27 -080063 ZYNQMP_UART_BAUDRATE);
64
65 /* Initialize the platform config for future decision making */
66 zynqmp_config_setup();
67
68 /* There are no parameters from BL2 if BL31 is a reset vector */
Antonio Nino Diaz012c8bf2018-09-24 17:16:52 +010069 assert(arg0 == 0U);
70 assert(arg1 == 0U);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080071
72 /*
73 * Do initial security configuration to allow DRAM/device access. On
74 * Base ZYNQMP only DRAM security is programmable (via TrustZone), but
75 * other platforms might have more programmable security devices
76 * present.
77 */
78
Michal Simekef8f5592015-06-15 14:22:50 +020079 /* Populate common information for BL32 and BL33 */
Soren Brinkmann76fcae32016-03-06 20:16:27 -080080 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
81 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080082 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080083 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
84
Michal Simekef8f5592015-06-15 14:22:50 +020085 if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) {
Alistair Francisb8d474f2017-11-30 16:21:21 -080086 bl31_set_default_config();
Michal Simekef8f5592015-06-15 14:22:50 +020087 } else {
88 /* use parameters from FSBL */
Siva Durga Prasad Paladugu8f499722018-05-17 15:17:46 +053089 enum fsbl_handoff ret = fsbl_atf_handover(&bl32_image_ep_info,
90 &bl33_image_ep_info);
Alistair Francisb8d474f2017-11-30 16:21:21 -080091 if (ret == FSBL_HANDOFF_NO_STRUCT)
92 bl31_set_default_config();
93 else if (ret != FSBL_HANDOFF_SUCCESS)
Siva Durga Prasad Paladugu8f499722018-05-17 15:17:46 +053094 panic();
Michal Simekef8f5592015-06-15 14:22:50 +020095 }
96
97 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080098 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
99}
100
Naga Sureshkumar Rellicf4e7142016-07-01 12:46:43 +0530101/* Enable the test setup */
102#ifndef ZYNQMP_TESTING
103static void zynqmp_testing_setup(void) { }
104#else
105static void zynqmp_testing_setup(void)
106{
107 uint32_t actlr_el3, actlr_el2;
108
109 /* Enable CPU ACTLR AND L2ACTLR RW access from non-secure world */
110 actlr_el3 = read_actlr_el3();
111 actlr_el2 = read_actlr_el2();
112
113 actlr_el3 |= ACTLR_EL3_L2ACTLR_BIT | ACTLR_EL3_CPUACTLR_BIT;
114 actlr_el2 |= ACTLR_EL3_L2ACTLR_BIT | ACTLR_EL3_CPUACTLR_BIT;
115 write_actlr_el3(actlr_el3);
116 write_actlr_el2(actlr_el2);
117}
118#endif
119
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530120#if ZYNQMP_WDT_RESTART
121static interrupt_type_handler_t type_el3_interrupt_table[MAX_INTR_EL3];
122
123int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
124{
125 /* Validate 'handler' and 'id' parameters */
126 if (!handler || id >= MAX_INTR_EL3)
127 return -EINVAL;
128
129 /* Check if a handler has already been registered */
130 if (type_el3_interrupt_table[id])
131 return -EALREADY;
132
133 type_el3_interrupt_table[id] = handler;
134
135 return 0;
136}
137
138static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
139 void *handle, void *cookie)
140{
141 uint32_t intr_id;
142 interrupt_type_handler_t handler;
143
144 intr_id = plat_ic_get_pending_interrupt_id();
145 handler = type_el3_interrupt_table[intr_id];
146 if (handler != NULL)
147 handler(intr_id, flags, handle, cookie);
148
149 return 0;
150}
151#endif
152
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800153void bl31_platform_setup(void)
154{
155 /* Initialize the gic cpu and distributor interfaces */
156 plat_arm_gic_driver_init();
157 plat_arm_gic_init();
Naga Sureshkumar Rellicf4e7142016-07-01 12:46:43 +0530158 zynqmp_testing_setup();
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800159}
160
161void bl31_plat_runtime_setup(void)
162{
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530163#if ZYNQMP_WDT_RESTART
164 uint64_t flags = 0;
165 uint64_t rc;
166
167 set_interrupt_rm_flag(flags, NON_SECURE);
168 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
169 rdo_el3_interrupt_handler, flags);
170 if (rc)
171 panic();
172#endif
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800173}
174
175/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100176 * Perform the very early platform specific architectural setup here.
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800177 */
178void bl31_plat_arch_setup(void)
179{
180 plat_arm_interconnect_init();
181 plat_arm_interconnect_enter_coherency();
182
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100183
184 const mmap_region_t bl_regions[] = {
185 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
186 MT_MEMORY | MT_RW | MT_SECURE),
187 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
188 MT_CODE | MT_SECURE),
189 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
190 MT_RO_DATA | MT_SECURE),
191 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
192 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
193 MT_DEVICE | MT_RW | MT_SECURE),
194 {0}
195 };
196
Roberto Vargas344ff022018-10-19 16:44:18 +0100197 setup_page_tables(bl_regions, plat_arm_get_mmap());
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100198 enable_mmu_el3(0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800199}