Chandni Cherukuri | f3a6cab | 2020-09-22 18:56:25 +0530 | [diff] [blame] | 1 | /* |
Manoj Kumar | b19e62a | 2021-08-26 10:49:02 +0530 | [diff] [blame] | 2 | * Copyright (c) 2020-2021, Arm Limited. All rights reserved. |
Chandni Cherukuri | f3a6cab | 2020-09-22 18:56:25 +0530 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #ifndef MORELLO_DEF_H |
| 8 | #define MORELLO_DEF_H |
| 9 | |
| 10 | /* Non-secure SRAM MMU mapping */ |
| 11 | #define MORELLO_NS_SRAM_BASE UL(0x06000000) |
| 12 | #define MORELLO_NS_SRAM_SIZE UL(0x00010000) |
| 13 | #define MORELLO_MAP_NS_SRAM MAP_REGION_FLAT( \ |
| 14 | MORELLO_NS_SRAM_BASE, \ |
| 15 | MORELLO_NS_SRAM_SIZE, \ |
| 16 | MT_DEVICE | MT_RW | MT_SECURE) |
| 17 | |
| 18 | /* SDS Platform information defines */ |
| 19 | #define MORELLO_SDS_PLATFORM_INFO_STRUCT_ID U(8) |
| 20 | #define MORELLO_SDS_PLATFORM_INFO_OFFSET U(0) |
sah01 | 3c5bb04 | 2021-12-02 06:37:04 +0000 | [diff] [blame] | 21 | #ifdef TARGET_PLATFORM_FVP |
| 22 | # define MORELLO_SDS_PLATFORM_INFO_SIZE U(8) |
| 23 | #else |
| 24 | # define MORELLO_SDS_PLATFORM_INFO_SIZE U(22) |
| 25 | #endif |
Manoj Kumar | 4ca42b8 | 2021-01-20 17:57:31 +0530 | [diff] [blame] | 26 | #define MORELLO_MAX_DDR_CAPACITY U(0x1000000000) |
sah01 | 3c5bb04 | 2021-12-02 06:37:04 +0000 | [diff] [blame] | 27 | #define MORELLO_MAX_REMOTE_CHIP_COUNT U(16) |
Chandni Cherukuri | f3a6cab | 2020-09-22 18:56:25 +0530 | [diff] [blame] | 28 | |
Chandni Cherukuri | dff7f6c | 2021-11-30 20:35:35 +0530 | [diff] [blame] | 29 | #define MORELLO_SCC_SERVER_MODE U(0) |
| 30 | #define MORELLO_SCC_CLIENT_MODE_MASK U(1) |
| 31 | #define MORELLO_SCC_C1_TAG_CACHE_EN_MASK U(4) |
| 32 | #define MORELLO_SCC_C2_TAG_CACHE_EN_MASK U(8) |
| 33 | |
Chandni Cherukuri | f3a6cab | 2020-09-22 18:56:25 +0530 | [diff] [blame] | 34 | /* Base address of non-secure SRAM where Platform information will be filled */ |
Manoj Kumar | 4ca42b8 | 2021-01-20 17:57:31 +0530 | [diff] [blame] | 35 | #define MORELLO_PLATFORM_INFO_BASE UL(0x06000000) |
Chandni Cherukuri | f3a6cab | 2020-09-22 18:56:25 +0530 | [diff] [blame] | 36 | |
Manoj Kumar | b19e62a | 2021-08-26 10:49:02 +0530 | [diff] [blame] | 37 | /* DMC memory status registers */ |
Chandni Cherukuri | dff7f6c | 2021-11-30 20:35:35 +0530 | [diff] [blame] | 38 | #define MORELLO_DMC0_MEMC_STATUS_REG UL(0x4E000000) |
| 39 | #define MORELLO_DMC1_MEMC_STATUS_REG UL(0x4E100000) |
Manoj Kumar | b19e62a | 2021-08-26 10:49:02 +0530 | [diff] [blame] | 40 | |
| 41 | #define MORELLO_DMC_MEMC_STATUS_MASK U(7) |
| 42 | |
| 43 | /* DMC memory command registers */ |
Chandni Cherukuri | dff7f6c | 2021-11-30 20:35:35 +0530 | [diff] [blame] | 44 | #define MORELLO_DMC0_MEMC_CMD_REG UL(0x4E000008) |
| 45 | #define MORELLO_DMC1_MEMC_CMD_REG UL(0x4E100008) |
| 46 | |
| 47 | /* DMC capability control register */ |
| 48 | #define MORELLO_DMC0_CAP_CTRL_REG UL(0x4E000D00) |
| 49 | #define MORELLO_DMC1_CAP_CTRL_REG UL(0x4E100D00) |
| 50 | |
| 51 | /* DMC tag cache control register */ |
| 52 | #define MORELLO_DMC0_TAG_CACHE_CTL UL(0x4E000D04) |
| 53 | #define MORELLO_DMC1_TAG_CACHE_CTL UL(0x4E100D04) |
| 54 | |
| 55 | /* DMC tag cache config register */ |
| 56 | #define MORELLO_DMC0_TAG_CACHE_CFG UL(0x4E000D08) |
| 57 | #define MORELLO_DMC1_TAG_CACHE_CFG UL(0x4E100D08) |
| 58 | |
| 59 | /* DMC memory access control register */ |
| 60 | #define MORELLO_DMC0_MEM_ACCESS_CTL UL(0x4E000D0C) |
| 61 | #define MORELLO_DMC1_MEM_ACCESS_CTL UL(0x4E100D0C) |
| 62 | |
| 63 | #define MORELLO_DMC_MEM_ACCESS_DIS (1UL << 16) |
| 64 | |
| 65 | /* DMC memory address control register */ |
| 66 | #define MORELLO_DMC0_MEM_ADDR_CTL UL(0x4E000D10) |
| 67 | #define MORELLO_DMC1_MEM_ADDR_CTL UL(0x4E100D10) |
| 68 | |
| 69 | /* DMC memory address control 2 register */ |
| 70 | #define MORELLO_DMC0_MEM_ADDR_CTL2 UL(0x4E000D14) |
| 71 | #define MORELLO_DMC1_MEM_ADDR_CTL2 UL(0x4E100D14) |
| 72 | |
| 73 | /* DMC special control register */ |
| 74 | #define MORELLO_DMC0_SPL_CTL_REG UL(0x4E000D18) |
| 75 | #define MORELLO_DMC1_SPL_CTL_REG UL(0x4E100D18) |
Manoj Kumar | b19e62a | 2021-08-26 10:49:02 +0530 | [diff] [blame] | 76 | |
| 77 | /* DMC ERR0CTLR0 registers */ |
Chandni Cherukuri | dff7f6c | 2021-11-30 20:35:35 +0530 | [diff] [blame] | 78 | #define MORELLO_DMC0_ERR0CTLR0_REG UL(0x4E000708) |
| 79 | #define MORELLO_DMC1_ERR0CTLR0_REG UL(0x4E100708) |
Manoj Kumar | b19e62a | 2021-08-26 10:49:02 +0530 | [diff] [blame] | 80 | |
| 81 | /* DMC ECC in ERR0CTLR0 register */ |
| 82 | #define MORELLO_DMC_ERR0CTLR0_ECC_EN U(9) |
| 83 | |
| 84 | /* DMC ERR2STATUS register */ |
Chandni Cherukuri | dff7f6c | 2021-11-30 20:35:35 +0530 | [diff] [blame] | 85 | #define MORELLO_DMC0_ERR2STATUS_REG UL(0x4E000790) |
| 86 | #define MORELLO_DMC1_ERR2STATUS_REG UL(0x4E100790) |
Manoj Kumar | b19e62a | 2021-08-26 10:49:02 +0530 | [diff] [blame] | 87 | |
| 88 | /* DMC memory commands */ |
| 89 | #define MORELLO_DMC_MEMC_CMD_CONFIG U(0) |
| 90 | #define MORELLO_DMC_MEMC_CMD_READY U(3) |
| 91 | |
Chandni Cherukuri | f3a6cab | 2020-09-22 18:56:25 +0530 | [diff] [blame] | 92 | #endif /* MORELLO_DEF_H */ |