blob: c236970ab3980300627ead0cca92de2c0ac79010 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
2 * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30#ifndef __ARM_DEF_H__
31#define __ARM_DEF_H__
32
Soby Mathewfec4eb72015-07-01 16:16:20 +010033#include <arch.h>
Dan Handley9df48042015-03-19 18:58:55 +000034#include <common_def.h>
35#include <platform_def.h>
Juan Castillo9b265a82015-05-07 14:52:44 +010036#include <tbbr_img_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000037#include <xlat_tables.h>
38
39
40/******************************************************************************
41 * Definitions common to all ARM standard platforms
42 *****************************************************************************/
43
44/* Special value used to verify platform parameters from BL2 to BL3-1 */
45#define ARM_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
46
47#define ARM_CLUSTER_COUNT 2ull
48
49#define ARM_CACHE_WRITEBACK_SHIFT 6
50
Soby Mathewfec4eb72015-07-01 16:16:20 +010051/*
52 * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
53 * power levels have a 1:1 mapping with the MPIDR affinity levels.
54 */
55#define ARM_PWR_LVL0 MPIDR_AFFLVL0
56#define ARM_PWR_LVL1 MPIDR_AFFLVL1
57
58/*
59 * Macros for local power states in ARM platforms encoded by State-ID field
60 * within the power-state parameter.
61 */
62/* Local power state for power domains in Run state. */
63#define ARM_LOCAL_STATE_RUN 0
64/* Local power state for retention. Valid only for CPU power domains */
65#define ARM_LOCAL_STATE_RET 1
66/* Local power state for OFF/power-down. Valid for CPU and cluster power
67 domains */
68#define ARM_LOCAL_STATE_OFF 2
69
Dan Handley9df48042015-03-19 18:58:55 +000070/* Memory location options for TSP */
71#define ARM_TRUSTED_SRAM_ID 0
72#define ARM_TRUSTED_DRAM_ID 1
73#define ARM_DRAM_ID 2
74
75/* The first 4KB of Trusted SRAM are used as shared memory */
76#define ARM_TRUSTED_SRAM_BASE 0x04000000
77#define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE
78#define ARM_SHARED_RAM_SIZE 0x00001000 /* 4 KB */
79
80/* The remaining Trusted SRAM is used to load the BL images */
81#define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \
82 ARM_SHARED_RAM_SIZE)
83#define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \
84 ARM_SHARED_RAM_SIZE)
85
86/*
87 * The top 16MB of DRAM1 is configured as secure access only using the TZC
88 * - SCP TZC DRAM: If present, DRAM reserved for SCP use
89 * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
90 */
91#define ARM_TZC_DRAM1_SIZE MAKE_ULL(0x01000000)
92
93#define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
94 ARM_DRAM1_SIZE - \
95 ARM_SCP_TZC_DRAM1_SIZE)
96#define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE
97#define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \
98 ARM_SCP_TZC_DRAM1_SIZE - 1)
99
100#define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
101 ARM_DRAM1_SIZE - \
102 ARM_TZC_DRAM1_SIZE)
103#define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \
104 ARM_SCP_TZC_DRAM1_SIZE)
105#define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \
106 ARM_AP_TZC_DRAM1_SIZE - 1)
107
108
109#define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE
110#define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \
111 ARM_TZC_DRAM1_SIZE)
112#define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \
113 ARM_NS_DRAM1_SIZE - 1)
114
115#define ARM_DRAM1_BASE MAKE_ULL(0x80000000)
116#define ARM_DRAM1_SIZE MAKE_ULL(0x80000000)
117#define ARM_DRAM1_END (ARM_DRAM1_BASE + \
118 ARM_DRAM1_SIZE - 1)
119
120#define ARM_DRAM2_BASE MAKE_ULL(0x880000000)
121#define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE
122#define ARM_DRAM2_END (ARM_DRAM2_BASE + \
123 ARM_DRAM2_SIZE - 1)
124
125#define ARM_IRQ_SEC_PHY_TIMER 29
126
127#define ARM_IRQ_SEC_SGI_0 8
128#define ARM_IRQ_SEC_SGI_1 9
129#define ARM_IRQ_SEC_SGI_2 10
130#define ARM_IRQ_SEC_SGI_3 11
131#define ARM_IRQ_SEC_SGI_4 12
132#define ARM_IRQ_SEC_SGI_5 13
133#define ARM_IRQ_SEC_SGI_6 14
134#define ARM_IRQ_SEC_SGI_7 15
135
136#define ARM_SHARED_RAM_ATTR ((PLAT_ARM_SHARED_RAM_CACHED ? \
137 MT_MEMORY : MT_DEVICE) \
138 | MT_RW | MT_SECURE)
139
140#define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \
141 ARM_SHARED_RAM_BASE, \
142 ARM_SHARED_RAM_SIZE, \
143 ARM_SHARED_RAM_ATTR)
144
145#define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \
146 ARM_NS_DRAM1_BASE, \
147 ARM_NS_DRAM1_SIZE, \
148 MT_MEMORY | MT_RW | MT_NS)
149
150#define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \
151 TSP_SEC_MEM_BASE, \
152 TSP_SEC_MEM_SIZE, \
153 MT_MEMORY | MT_RW | MT_SECURE)
154
155
156/*
157 * The number of regions like RO(code), coherent and data required by
158 * different BL stages which need to be mapped in the MMU.
159 */
160#if USE_COHERENT_MEM
161#define ARM_BL_REGIONS 3
162#else
163#define ARM_BL_REGIONS 2
164#endif
165
166#define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \
167 ARM_BL_REGIONS)
168
169/* Memory mapped Generic timer interfaces */
170#define ARM_SYS_CNTCTL_BASE 0x2a430000
171#define ARM_SYS_CNTREAD_BASE 0x2a800000
172#define ARM_SYS_TIMCTL_BASE 0x2a810000
173
174#define ARM_CONSOLE_BAUDRATE 115200
175
Dan Handley9df48042015-03-19 18:58:55 +0000176/******************************************************************************
177 * Required platform porting definitions common to all ARM standard platforms
178 *****************************************************************************/
179
180#define ADDR_SPACE_SIZE (1ull << 32)
181
Soby Mathewfec4eb72015-07-01 16:16:20 +0100182#define PLAT_NUM_PWR_DOMAINS (ARM_CLUSTER_COUNT + \
Dan Handley9df48042015-03-19 18:58:55 +0000183 PLATFORM_CORE_COUNT)
Soby Mathewfec4eb72015-07-01 16:16:20 +0100184#define PLAT_MAX_PWR_LVL ARM_PWR_LVL1
185
186/*
187 * This macro defines the deepest retention state possible. A higher state
188 * id will represent an invalid or a power down state.
189 */
190#define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET
191
192/*
193 * This macro defines the deepest power down states possible. Any state ID
194 * higher than this is invalid.
195 */
196#define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF
197
Dan Handley9df48042015-03-19 18:58:55 +0000198
199#define PLATFORM_CORE_COUNT (PLAT_ARM_CLUSTER0_CORE_COUNT + \
200 PLAT_ARM_CLUSTER1_CORE_COUNT)
201
202/*
203 * Some data must be aligned on the biggest cache line size in the platform.
204 * This is known only to the platform as it might have a combination of
205 * integrated and external caches.
206 */
207#define CACHE_WRITEBACK_GRANULE (1 << ARM_CACHE_WRITEBACK_SHIFT)
208
Dan Handley9df48042015-03-19 18:58:55 +0000209
210/*******************************************************************************
211 * BL1 specific defines.
212 * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
213 * addresses.
214 ******************************************************************************/
215#define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE
216#define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \
217 + PLAT_ARM_TRUSTED_ROM_SIZE)
218/*
219 * Put BL1 RW at the top of the Trusted SRAM. BL1_RW_BASE is calculated using
220 * the current BL1 RW debug size plus a little space for growth.
221 */
222#if TRUSTED_BOARD_BOOT
223#define BL1_RW_BASE (ARM_BL_RAM_BASE + \
224 ARM_BL_RAM_SIZE - \
Juan Castilloa08a5e72015-05-19 11:54:12 +0100225 0x9000)
Dan Handley9df48042015-03-19 18:58:55 +0000226#else
227#define BL1_RW_BASE (ARM_BL_RAM_BASE + \
228 ARM_BL_RAM_SIZE - \
229 0x6000)
230#endif
231#define BL1_RW_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
232
233/*******************************************************************************
234 * BL2 specific defines.
235 ******************************************************************************/
236/*
237 * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug
238 * size plus a little space for growth.
239 */
240#if TRUSTED_BOARD_BOOT
Juan Castilloa08a5e72015-05-19 11:54:12 +0100241#define BL2_BASE (BL31_BASE - 0x1D000)
Dan Handley9df48042015-03-19 18:58:55 +0000242#else
243#define BL2_BASE (BL31_BASE - 0xC000)
244#endif
245#define BL2_LIMIT BL31_BASE
246
247/*******************************************************************************
248 * BL3-1 specific defines.
249 ******************************************************************************/
250/*
251 * Put BL3-1 at the top of the Trusted SRAM. BL31_BASE is calculated using the
252 * current BL3-1 debug size plus a little space for growth.
253 */
254#define BL31_BASE (ARM_BL_RAM_BASE + \
255 ARM_BL_RAM_SIZE - \
256 0x1D000)
257#define BL31_PROGBITS_LIMIT BL1_RW_BASE
258#define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
259
260/*******************************************************************************
261 * BL3-2 specific defines.
262 ******************************************************************************/
263/*
264 * On ARM standard platforms, the TSP can execute from Trusted SRAM,
265 * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
266 * controller.
267 */
268#if ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
269# define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE
270# define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE
271# define TSP_PROGBITS_LIMIT BL2_BASE
272# define BL32_BASE ARM_BL_RAM_BASE
273# define BL32_LIMIT BL31_BASE
274#elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
275# define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE
276# define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE
277# define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE
278# define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \
279 + (1 << 21))
280#elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
281# define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE
282# define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE
283# define BL32_BASE ARM_AP_TZC_DRAM1_BASE
284# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
285 ARM_AP_TZC_DRAM1_SIZE)
286#else
287# error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
288#endif
289
290/*
291 * ID of the secure physical generic timer interrupt used by the TSP.
292 */
293#define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER
294
295
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100296/*
297 * One cache line needed for bakery locks on ARM platforms
298 */
299#define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
300
301
Dan Handley9df48042015-03-19 18:58:55 +0000302#endif /* __ARM_DEF_H__ */