blob: 9db97d40cfdcc923d9a363e99f970f6f87268c20 [file] [log] [blame]
Yann Gautier5380b0d2018-10-15 09:36:04 +02001/*
Yann Gautiera205a5c2021-08-30 15:06:54 +02002 * Copyright (c) 2018-2021, STMicroelectronics - All Rights Reserved
Yann Gautier5380b0d2018-10-15 09:36:04 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <errno.h>
9#include <string.h>
10
Yann Gautier57e282b2019-01-07 11:17:24 +010011#include <libfdt.h>
12
13#include <platform_def.h>
14
Yann Gautier5380b0d2018-10-15 09:36:04 +020015#include <arch.h>
16#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <common/debug.h>
Yann Gautiera205a5c2021-08-30 15:06:54 +020018#include <drivers/clk.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <drivers/delay_timer.h>
20#include <drivers/mmc.h>
Yann Gautier038bff22019-01-17 19:17:47 +010021#include <drivers/st/stm32_gpio.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <drivers/st/stm32_sdmmc2.h>
Yann Gautiera2e2a302019-02-14 11:13:39 +010023#include <drivers/st/stm32mp_reset.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/mmio.h>
25#include <lib/utils.h>
26#include <plat/common/platform.h>
27
Yann Gautier5380b0d2018-10-15 09:36:04 +020028/* Registers offsets */
29#define SDMMC_POWER 0x00U
30#define SDMMC_CLKCR 0x04U
31#define SDMMC_ARGR 0x08U
32#define SDMMC_CMDR 0x0CU
33#define SDMMC_RESPCMDR 0x10U
34#define SDMMC_RESP1R 0x14U
35#define SDMMC_RESP2R 0x18U
36#define SDMMC_RESP3R 0x1CU
37#define SDMMC_RESP4R 0x20U
38#define SDMMC_DTIMER 0x24U
39#define SDMMC_DLENR 0x28U
40#define SDMMC_DCTRLR 0x2CU
41#define SDMMC_DCNTR 0x30U
42#define SDMMC_STAR 0x34U
43#define SDMMC_ICR 0x38U
44#define SDMMC_MASKR 0x3CU
45#define SDMMC_ACKTIMER 0x40U
46#define SDMMC_IDMACTRLR 0x50U
47#define SDMMC_IDMABSIZER 0x54U
48#define SDMMC_IDMABASE0R 0x58U
49#define SDMMC_IDMABASE1R 0x5CU
50#define SDMMC_FIFOR 0x80U
51
52/* SDMMC power control register */
53#define SDMMC_POWER_PWRCTRL GENMASK(1, 0)
54#define SDMMC_POWER_DIRPOL BIT(4)
55
56/* SDMMC clock control register */
57#define SDMMC_CLKCR_WIDBUS_4 BIT(14)
58#define SDMMC_CLKCR_WIDBUS_8 BIT(15)
59#define SDMMC_CLKCR_NEGEDGE BIT(16)
60#define SDMMC_CLKCR_HWFC_EN BIT(17)
61#define SDMMC_CLKCR_SELCLKRX_0 BIT(20)
62
63/* SDMMC command register */
64#define SDMMC_CMDR_CMDTRANS BIT(6)
65#define SDMMC_CMDR_CMDSTOP BIT(7)
66#define SDMMC_CMDR_WAITRESP GENMASK(9, 8)
67#define SDMMC_CMDR_WAITRESP_SHORT BIT(8)
68#define SDMMC_CMDR_WAITRESP_SHORT_NOCRC BIT(9)
69#define SDMMC_CMDR_CPSMEN BIT(12)
70
71/* SDMMC data control register */
72#define SDMMC_DCTRLR_DTEN BIT(0)
73#define SDMMC_DCTRLR_DTDIR BIT(1)
74#define SDMMC_DCTRLR_DTMODE GENMASK(3, 2)
Yann Gautier5380b0d2018-10-15 09:36:04 +020075#define SDMMC_DCTRLR_DBLOCKSIZE GENMASK(7, 4)
Yann Gautier6d9e6a02019-06-11 20:03:07 +020076#define SDMMC_DCTRLR_DBLOCKSIZE_SHIFT 4
Yann Gautier5380b0d2018-10-15 09:36:04 +020077#define SDMMC_DCTRLR_FIFORST BIT(13)
78
79#define SDMMC_DCTRLR_CLEAR_MASK (SDMMC_DCTRLR_DTEN | \
80 SDMMC_DCTRLR_DTDIR | \
81 SDMMC_DCTRLR_DTMODE | \
82 SDMMC_DCTRLR_DBLOCKSIZE)
Yann Gautier5380b0d2018-10-15 09:36:04 +020083
84/* SDMMC status register */
85#define SDMMC_STAR_CCRCFAIL BIT(0)
86#define SDMMC_STAR_DCRCFAIL BIT(1)
87#define SDMMC_STAR_CTIMEOUT BIT(2)
88#define SDMMC_STAR_DTIMEOUT BIT(3)
89#define SDMMC_STAR_TXUNDERR BIT(4)
90#define SDMMC_STAR_RXOVERR BIT(5)
91#define SDMMC_STAR_CMDREND BIT(6)
92#define SDMMC_STAR_CMDSENT BIT(7)
93#define SDMMC_STAR_DATAEND BIT(8)
94#define SDMMC_STAR_DBCKEND BIT(10)
Yann Gautiere88fdd72018-11-30 15:22:11 +010095#define SDMMC_STAR_DPSMACT BIT(12)
Yann Gautier5380b0d2018-10-15 09:36:04 +020096#define SDMMC_STAR_RXFIFOHF BIT(15)
97#define SDMMC_STAR_RXFIFOE BIT(19)
98#define SDMMC_STAR_IDMATE BIT(27)
99#define SDMMC_STAR_IDMABTC BIT(28)
100
101/* SDMMC DMA control register */
102#define SDMMC_IDMACTRLR_IDMAEN BIT(0)
103
104#define SDMMC_STATIC_FLAGS (SDMMC_STAR_CCRCFAIL | \
105 SDMMC_STAR_DCRCFAIL | \
106 SDMMC_STAR_CTIMEOUT | \
107 SDMMC_STAR_DTIMEOUT | \
108 SDMMC_STAR_TXUNDERR | \
109 SDMMC_STAR_RXOVERR | \
110 SDMMC_STAR_CMDREND | \
111 SDMMC_STAR_CMDSENT | \
112 SDMMC_STAR_DATAEND | \
113 SDMMC_STAR_DBCKEND | \
114 SDMMC_STAR_IDMATE | \
115 SDMMC_STAR_IDMABTC)
116
Etienne Carrieref02647a2019-12-08 08:14:40 +0100117#define TIMEOUT_US_1_MS 1000U
Yann Gautier2299d572019-02-14 11:14:39 +0100118#define TIMEOUT_US_10_MS 10000U
119#define TIMEOUT_US_1_S 1000000U
Yann Gautier5380b0d2018-10-15 09:36:04 +0200120
121#define DT_SDMMC2_COMPAT "st,stm32-sdmmc2"
122
123static void stm32_sdmmc2_init(void);
124static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd);
125static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd);
126static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width);
127static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size);
128static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size);
129static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size);
130
131static const struct mmc_ops stm32_sdmmc2_ops = {
132 .init = stm32_sdmmc2_init,
133 .send_cmd = stm32_sdmmc2_send_cmd,
134 .set_ios = stm32_sdmmc2_set_ios,
135 .prepare = stm32_sdmmc2_prepare,
136 .read = stm32_sdmmc2_read,
137 .write = stm32_sdmmc2_write,
138};
139
140static struct stm32_sdmmc2_params sdmmc2_params;
141
142#pragma weak plat_sdmmc2_use_dma
143bool plat_sdmmc2_use_dma(unsigned int instance, unsigned int memory)
144{
145 return false;
146}
147
148static void stm32_sdmmc2_init(void)
149{
150 uint32_t clock_div;
Yann Gautier3194afe2019-05-28 11:54:50 +0200151 uint32_t freq = STM32MP_MMC_INIT_FREQ;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200152 uintptr_t base = sdmmc2_params.reg_base;
153
Yann Gautier3194afe2019-05-28 11:54:50 +0200154 if (sdmmc2_params.max_freq != 0U) {
155 freq = MIN(sdmmc2_params.max_freq, freq);
156 }
157
158 clock_div = div_round_up(sdmmc2_params.clk_rate, freq * 2U);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200159
160 mmio_write_32(base + SDMMC_CLKCR, SDMMC_CLKCR_HWFC_EN | clock_div |
161 sdmmc2_params.negedge |
162 sdmmc2_params.pin_ckin);
163
164 mmio_write_32(base + SDMMC_POWER,
165 SDMMC_POWER_PWRCTRL | sdmmc2_params.dirpol);
166
167 mdelay(1);
168}
169
170static int stm32_sdmmc2_stop_transfer(void)
171{
172 struct mmc_cmd cmd_stop;
173
174 zeromem(&cmd_stop, sizeof(struct mmc_cmd));
175
176 cmd_stop.cmd_idx = MMC_CMD(12);
177 cmd_stop.resp_type = MMC_RESPONSE_R1B;
178
179 return stm32_sdmmc2_send_cmd(&cmd_stop);
180}
181
182static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd)
183{
Yann Gautier2299d572019-02-14 11:14:39 +0100184 uint64_t timeout;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200185 uint32_t flags_cmd, status;
186 uint32_t flags_data = 0;
187 int err = 0;
188 uintptr_t base = sdmmc2_params.reg_base;
Yann Gautier2299d572019-02-14 11:14:39 +0100189 unsigned int cmd_reg, arg_reg;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200190
191 if (cmd == NULL) {
192 return -EINVAL;
193 }
194
195 flags_cmd = SDMMC_STAR_CTIMEOUT;
196 arg_reg = cmd->cmd_arg;
197
198 if ((mmio_read_32(base + SDMMC_CMDR) & SDMMC_CMDR_CPSMEN) != 0U) {
199 mmio_write_32(base + SDMMC_CMDR, 0);
200 }
201
202 cmd_reg = cmd->cmd_idx | SDMMC_CMDR_CPSMEN;
203
204 if (cmd->resp_type == 0U) {
205 flags_cmd |= SDMMC_STAR_CMDSENT;
206 }
207
208 if ((cmd->resp_type & MMC_RSP_48) != 0U) {
209 if ((cmd->resp_type & MMC_RSP_136) != 0U) {
210 flags_cmd |= SDMMC_STAR_CMDREND;
211 cmd_reg |= SDMMC_CMDR_WAITRESP;
212 } else if ((cmd->resp_type & MMC_RSP_CRC) != 0U) {
213 flags_cmd |= SDMMC_STAR_CMDREND | SDMMC_STAR_CCRCFAIL;
214 cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT;
215 } else {
216 flags_cmd |= SDMMC_STAR_CMDREND;
217 cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT_NOCRC;
218 }
219 }
220
221 switch (cmd->cmd_idx) {
222 case MMC_CMD(1):
223 arg_reg |= OCR_POWERUP;
224 break;
225 case MMC_CMD(8):
226 if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) {
227 cmd_reg |= SDMMC_CMDR_CMDTRANS;
228 }
229 break;
230 case MMC_CMD(12):
231 cmd_reg |= SDMMC_CMDR_CMDSTOP;
232 break;
233 case MMC_CMD(17):
234 case MMC_CMD(18):
235 cmd_reg |= SDMMC_CMDR_CMDTRANS;
236 if (sdmmc2_params.use_dma) {
237 flags_data |= SDMMC_STAR_DCRCFAIL |
238 SDMMC_STAR_DTIMEOUT |
239 SDMMC_STAR_DATAEND |
240 SDMMC_STAR_RXOVERR |
241 SDMMC_STAR_IDMATE;
242 }
243 break;
244 case MMC_ACMD(41):
245 arg_reg |= OCR_3_2_3_3 | OCR_3_3_3_4;
246 break;
247 case MMC_ACMD(51):
248 cmd_reg |= SDMMC_CMDR_CMDTRANS;
249 if (sdmmc2_params.use_dma) {
250 flags_data |= SDMMC_STAR_DCRCFAIL |
251 SDMMC_STAR_DTIMEOUT |
252 SDMMC_STAR_DATAEND |
253 SDMMC_STAR_RXOVERR |
254 SDMMC_STAR_IDMATE |
255 SDMMC_STAR_DBCKEND;
256 }
257 break;
258 default:
259 break;
260 }
261
Yann Gautier10454222020-06-12 14:14:26 +0200262 mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
263
264 /*
265 * Clear the SDMMC_DCTRLR if the command does not await data.
266 * Skip CMD55 as the next command could be data related, and
267 * the register could have been set in prepare function.
268 */
269 if (((cmd_reg & SDMMC_CMDR_CMDTRANS) == 0U) &&
270 (cmd->cmd_idx != MMC_CMD(55))) {
271 mmio_write_32(base + SDMMC_DCTRLR, 0U);
272 }
273
Yann Gautier5380b0d2018-10-15 09:36:04 +0200274 if ((cmd->resp_type & MMC_RSP_BUSY) != 0U) {
275 mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX);
276 }
277
278 mmio_write_32(base + SDMMC_ARGR, arg_reg);
279
280 mmio_write_32(base + SDMMC_CMDR, cmd_reg);
281
Yann Gautiere88fdd72018-11-30 15:22:11 +0100282 status = mmio_read_32(base + SDMMC_STAR);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200283
Yann Gautier2299d572019-02-14 11:14:39 +0100284 timeout = timeout_init_us(TIMEOUT_US_10_MS);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200285
Yann Gautiere88fdd72018-11-30 15:22:11 +0100286 while ((status & flags_cmd) == 0U) {
Yann Gautier2299d572019-02-14 11:14:39 +0100287 if (timeout_elapsed(timeout)) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200288 err = -ETIMEDOUT;
289 ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n",
290 __func__, cmd->cmd_idx, status);
Yann Gautiere88fdd72018-11-30 15:22:11 +0100291 goto err_exit;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200292 }
Yann Gautier5380b0d2018-10-15 09:36:04 +0200293
Yann Gautiere88fdd72018-11-30 15:22:11 +0100294 status = mmio_read_32(base + SDMMC_STAR);
295 }
296
297 if ((status & (SDMMC_STAR_CTIMEOUT | SDMMC_STAR_CCRCFAIL)) != 0U) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200298 if ((status & SDMMC_STAR_CTIMEOUT) != 0U) {
299 err = -ETIMEDOUT;
300 /*
301 * Those timeouts can occur, and framework will handle
302 * the retries. CMD8 is expected to return this timeout
303 * for eMMC
304 */
305 if (!((cmd->cmd_idx == MMC_CMD(1)) ||
306 (cmd->cmd_idx == MMC_CMD(13)) ||
307 ((cmd->cmd_idx == MMC_CMD(8)) &&
308 (cmd->resp_type == MMC_RESPONSE_R7)))) {
309 ERROR("%s: CTIMEOUT (cmd = %d,status = %x)\n",
310 __func__, cmd->cmd_idx, status);
311 }
312 } else {
313 err = -EIO;
314 ERROR("%s: CRCFAIL (cmd = %d,status = %x)\n",
315 __func__, cmd->cmd_idx, status);
316 }
Yann Gautiere88fdd72018-11-30 15:22:11 +0100317
318 goto err_exit;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200319 }
320
Yann Gautiere88fdd72018-11-30 15:22:11 +0100321 if ((cmd_reg & SDMMC_CMDR_WAITRESP) != 0U) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200322 if ((cmd->cmd_idx == MMC_CMD(9)) &&
323 ((cmd_reg & SDMMC_CMDR_WAITRESP) == SDMMC_CMDR_WAITRESP)) {
324 /* Need to invert response to match CSD structure */
325 cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP4R);
326 cmd->resp_data[1] = mmio_read_32(base + SDMMC_RESP3R);
327 cmd->resp_data[2] = mmio_read_32(base + SDMMC_RESP2R);
328 cmd->resp_data[3] = mmio_read_32(base + SDMMC_RESP1R);
329 } else {
330 cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP1R);
331 if ((cmd_reg & SDMMC_CMDR_WAITRESP) ==
332 SDMMC_CMDR_WAITRESP) {
333 cmd->resp_data[1] = mmio_read_32(base +
334 SDMMC_RESP2R);
335 cmd->resp_data[2] = mmio_read_32(base +
336 SDMMC_RESP3R);
337 cmd->resp_data[3] = mmio_read_32(base +
338 SDMMC_RESP4R);
339 }
340 }
341 }
342
Yann Gautiere88fdd72018-11-30 15:22:11 +0100343 if (flags_data == 0U) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200344 mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
345
Yann Gautiere88fdd72018-11-30 15:22:11 +0100346 return 0;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200347 }
348
Yann Gautiere88fdd72018-11-30 15:22:11 +0100349 status = mmio_read_32(base + SDMMC_STAR);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200350
Yann Gautier2299d572019-02-14 11:14:39 +0100351 timeout = timeout_init_us(TIMEOUT_US_10_MS);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200352
Yann Gautiere88fdd72018-11-30 15:22:11 +0100353 while ((status & flags_data) == 0U) {
Yann Gautier2299d572019-02-14 11:14:39 +0100354 if (timeout_elapsed(timeout)) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200355 ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n",
356 __func__, cmd->cmd_idx, status);
357 err = -ETIMEDOUT;
Yann Gautiere88fdd72018-11-30 15:22:11 +0100358 goto err_exit;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200359 }
Yann Gautiere88fdd72018-11-30 15:22:11 +0100360
361 status = mmio_read_32(base + SDMMC_STAR);
362 };
Yann Gautier5380b0d2018-10-15 09:36:04 +0200363
364 if ((status & (SDMMC_STAR_DTIMEOUT | SDMMC_STAR_DCRCFAIL |
365 SDMMC_STAR_TXUNDERR | SDMMC_STAR_RXOVERR |
366 SDMMC_STAR_IDMATE)) != 0U) {
367 ERROR("%s: Error flag (cmd = %d,status = %x)\n", __func__,
368 cmd->cmd_idx, status);
369 err = -EIO;
370 }
371
Yann Gautiere88fdd72018-11-30 15:22:11 +0100372err_exit:
Yann Gautier5380b0d2018-10-15 09:36:04 +0200373 mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
374 mmio_clrbits_32(base + SDMMC_CMDR, SDMMC_CMDR_CMDTRANS);
375
Yann Gautier2299d572019-02-14 11:14:39 +0100376 if ((err != 0) && ((status & SDMMC_STAR_DPSMACT) != 0U)) {
Yann Gautiere88fdd72018-11-30 15:22:11 +0100377 int ret_stop = stm32_sdmmc2_stop_transfer();
378
379 if (ret_stop != 0) {
380 return ret_stop;
381 }
Yann Gautier5380b0d2018-10-15 09:36:04 +0200382 }
383
384 return err;
385}
386
387static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd)
388{
Yann Gautierdbb9f572020-06-12 12:17:17 +0200389 uint8_t retry;
390 int err;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200391
392 assert(cmd != NULL);
393
Yann Gautierdbb9f572020-06-12 12:17:17 +0200394 for (retry = 0U; retry < 3U; retry++) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200395 err = stm32_sdmmc2_send_cmd_req(cmd);
396 if (err == 0) {
Yann Gautierdbb9f572020-06-12 12:17:17 +0200397 return 0;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200398 }
399
400 if ((cmd->cmd_idx == MMC_CMD(1)) ||
401 (cmd->cmd_idx == MMC_CMD(13))) {
402 return 0; /* Retry managed by framework */
403 }
404
405 /* Command 8 is expected to fail for eMMC */
Yann Gautierdbb9f572020-06-12 12:17:17 +0200406 if (cmd->cmd_idx != MMC_CMD(8)) {
407 WARN(" CMD%u, Retry: %u, Error: %d\n",
408 cmd->cmd_idx, retry + 1U, err);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200409 }
410
Yann Gautierdbb9f572020-06-12 12:17:17 +0200411 udelay(10U);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200412 }
413
414 return err;
415}
416
417static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width)
418{
419 uintptr_t base = sdmmc2_params.reg_base;
420 uint32_t bus_cfg = 0;
Yann Gautier3194afe2019-05-28 11:54:50 +0200421 uint32_t clock_div, max_freq, freq;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200422 uint32_t clk_rate = sdmmc2_params.clk_rate;
423 uint32_t max_bus_freq = sdmmc2_params.device_info->max_bus_freq;
424
425 switch (width) {
426 case MMC_BUS_WIDTH_1:
427 break;
428 case MMC_BUS_WIDTH_4:
429 bus_cfg |= SDMMC_CLKCR_WIDBUS_4;
430 break;
431 case MMC_BUS_WIDTH_8:
432 bus_cfg |= SDMMC_CLKCR_WIDBUS_8;
433 break;
434 default:
435 panic();
436 break;
437 }
438
439 if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) {
440 if (max_bus_freq >= 52000000U) {
Yann Gautiera2e2a302019-02-14 11:13:39 +0100441 max_freq = STM32MP_EMMC_HIGH_SPEED_MAX_FREQ;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200442 } else {
Yann Gautiera2e2a302019-02-14 11:13:39 +0100443 max_freq = STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200444 }
445 } else {
446 if (max_bus_freq >= 50000000U) {
Yann Gautiera2e2a302019-02-14 11:13:39 +0100447 max_freq = STM32MP_SD_HIGH_SPEED_MAX_FREQ;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200448 } else {
Yann Gautiera2e2a302019-02-14 11:13:39 +0100449 max_freq = STM32MP_SD_NORMAL_SPEED_MAX_FREQ;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200450 }
451 }
452
Yann Gautier3194afe2019-05-28 11:54:50 +0200453 if (sdmmc2_params.max_freq != 0U) {
454 freq = MIN(sdmmc2_params.max_freq, max_freq);
455 } else {
456 freq = max_freq;
457 }
458
459 clock_div = div_round_up(clk_rate, freq * 2U);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200460
461 mmio_write_32(base + SDMMC_CLKCR,
462 SDMMC_CLKCR_HWFC_EN | clock_div | bus_cfg |
463 sdmmc2_params.negedge |
464 sdmmc2_params.pin_ckin);
465
466 return 0;
467}
468
469static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size)
470{
471 struct mmc_cmd cmd;
472 int ret;
473 uintptr_t base = sdmmc2_params.reg_base;
474 uint32_t data_ctrl = SDMMC_DCTRLR_DTDIR;
Yann Gautier6d9e6a02019-06-11 20:03:07 +0200475 uint32_t arg_size;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200476
Yann Gautier6d9e6a02019-06-11 20:03:07 +0200477 assert(size != 0U);
478
479 if (size > MMC_BLOCK_SIZE) {
480 arg_size = MMC_BLOCK_SIZE;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200481 } else {
Yann Gautier6d9e6a02019-06-11 20:03:07 +0200482 arg_size = size;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200483 }
484
485 sdmmc2_params.use_dma = plat_sdmmc2_use_dma(base, buf);
486
487 if (sdmmc2_params.use_dma) {
488 inv_dcache_range(buf, size);
489 }
490
491 /* Prepare CMD 16*/
Yann Gautier1a3fc9f2019-01-17 14:35:22 +0100492 mmio_write_32(base + SDMMC_DTIMER, 0);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200493
494 mmio_write_32(base + SDMMC_DLENR, 0);
495
Yann Gautier1a3fc9f2019-01-17 14:35:22 +0100496 mmio_write_32(base + SDMMC_DCTRLR, 0);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200497
498 zeromem(&cmd, sizeof(struct mmc_cmd));
499
500 cmd.cmd_idx = MMC_CMD(16);
Yann Gautier6d9e6a02019-06-11 20:03:07 +0200501 cmd.cmd_arg = arg_size;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200502 cmd.resp_type = MMC_RESPONSE_R1;
503
504 ret = stm32_sdmmc2_send_cmd(&cmd);
505 if (ret != 0) {
506 ERROR("CMD16 failed\n");
507 return ret;
508 }
509
510 /* Prepare data command */
511 mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX);
512
513 mmio_write_32(base + SDMMC_DLENR, size);
514
515 if (sdmmc2_params.use_dma) {
516 mmio_write_32(base + SDMMC_IDMACTRLR,
517 SDMMC_IDMACTRLR_IDMAEN);
518 mmio_write_32(base + SDMMC_IDMABASE0R, buf);
519
520 flush_dcache_range(buf, size);
521 }
522
Yann Gautier6d9e6a02019-06-11 20:03:07 +0200523 data_ctrl |= __builtin_ctz(arg_size) << SDMMC_DCTRLR_DBLOCKSIZE_SHIFT;
524
Yann Gautier5380b0d2018-10-15 09:36:04 +0200525 mmio_clrsetbits_32(base + SDMMC_DCTRLR,
526 SDMMC_DCTRLR_CLEAR_MASK,
527 data_ctrl);
528
529 return 0;
530}
531
532static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size)
533{
534 uint32_t error_flags = SDMMC_STAR_RXOVERR | SDMMC_STAR_DCRCFAIL |
535 SDMMC_STAR_DTIMEOUT;
536 uint32_t flags = error_flags | SDMMC_STAR_DATAEND;
537 uint32_t status;
538 uint32_t *buffer;
539 uintptr_t base = sdmmc2_params.reg_base;
540 uintptr_t fifo_reg = base + SDMMC_FIFOR;
Yann Gautier2299d572019-02-14 11:14:39 +0100541 uint64_t timeout;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200542 int ret;
543
544 /* Assert buf is 4 bytes aligned */
545 assert((buf & GENMASK(1, 0)) == 0U);
546
547 buffer = (uint32_t *)buf;
548
549 if (sdmmc2_params.use_dma) {
550 inv_dcache_range(buf, size);
551
552 return 0;
553 }
554
555 if (size <= MMC_BLOCK_SIZE) {
556 flags |= SDMMC_STAR_DBCKEND;
557 }
558
Yann Gautier2299d572019-02-14 11:14:39 +0100559 timeout = timeout_init_us(TIMEOUT_US_1_S);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200560
561 do {
562 status = mmio_read_32(base + SDMMC_STAR);
563
564 if ((status & error_flags) != 0U) {
565 ERROR("%s: Read error (status = %x)\n", __func__,
566 status);
567 mmio_write_32(base + SDMMC_DCTRLR,
568 SDMMC_DCTRLR_FIFORST);
569
570 mmio_write_32(base + SDMMC_ICR,
571 SDMMC_STATIC_FLAGS);
572
573 ret = stm32_sdmmc2_stop_transfer();
574 if (ret != 0) {
575 return ret;
576 }
577
578 return -EIO;
579 }
580
Yann Gautier2299d572019-02-14 11:14:39 +0100581 if (timeout_elapsed(timeout)) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200582 ERROR("%s: timeout 1s (status = %x)\n",
583 __func__, status);
584 mmio_write_32(base + SDMMC_ICR,
585 SDMMC_STATIC_FLAGS);
586
587 ret = stm32_sdmmc2_stop_transfer();
588 if (ret != 0) {
589 return ret;
590 }
591
592 return -ETIMEDOUT;
593 }
594
595 if (size < (8U * sizeof(uint32_t))) {
596 if ((mmio_read_32(base + SDMMC_DCNTR) > 0U) &&
597 ((status & SDMMC_STAR_RXFIFOE) == 0U)) {
598 *buffer = mmio_read_32(fifo_reg);
599 buffer++;
600 }
601 } else if ((status & SDMMC_STAR_RXFIFOHF) != 0U) {
602 uint32_t count;
603
604 /* Read data from SDMMC Rx FIFO */
605 for (count = 0; count < 8U; count++) {
606 *buffer = mmio_read_32(fifo_reg);
607 buffer++;
608 }
609 }
610 } while ((status & flags) == 0U);
611
612 mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
613
614 if ((status & SDMMC_STAR_DPSMACT) != 0U) {
615 WARN("%s: DPSMACT=1, send stop\n", __func__);
616 return stm32_sdmmc2_stop_transfer();
617 }
618
619 return 0;
620}
621
622static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size)
623{
624 return 0;
625}
626
627static int stm32_sdmmc2_dt_get_config(void)
628{
629 int sdmmc_node;
630 void *fdt = NULL;
631 const fdt32_t *cuint;
Yann Gautiere289cb02019-11-04 14:27:23 +0100632 struct dt_node_info dt_info;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200633
634 if (fdt_get_address(&fdt) == 0) {
635 return -FDT_ERR_NOTFOUND;
636 }
637
638 if (fdt == NULL) {
639 return -FDT_ERR_NOTFOUND;
640 }
641
Yann Gautiere289cb02019-11-04 14:27:23 +0100642 sdmmc_node = dt_match_instance_by_compatible(DT_SDMMC2_COMPAT,
643 sdmmc2_params.reg_base);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200644 if (sdmmc_node == -FDT_ERR_NOTFOUND) {
645 return -FDT_ERR_NOTFOUND;
646 }
647
Yann Gautiere289cb02019-11-04 14:27:23 +0100648 dt_fill_device_info(&dt_info, sdmmc_node);
649 if (dt_info.status == DT_DISABLED) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200650 return -FDT_ERR_NOTFOUND;
651 }
652
653 if (dt_set_pinctrl_config(sdmmc_node) != 0) {
654 return -FDT_ERR_BADVALUE;
655 }
656
Yann Gautiere289cb02019-11-04 14:27:23 +0100657 sdmmc2_params.clock_id = dt_info.clock;
658 sdmmc2_params.reset_id = dt_info.reset;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200659
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100660 if ((fdt_getprop(fdt, sdmmc_node, "st,use-ckin", NULL)) != NULL) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200661 sdmmc2_params.pin_ckin = SDMMC_CLKCR_SELCLKRX_0;
662 }
663
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100664 if ((fdt_getprop(fdt, sdmmc_node, "st,sig-dir", NULL)) != NULL) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200665 sdmmc2_params.dirpol = SDMMC_POWER_DIRPOL;
666 }
667
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100668 if ((fdt_getprop(fdt, sdmmc_node, "st,neg-edge", NULL)) != NULL) {
Yann Gautier5380b0d2018-10-15 09:36:04 +0200669 sdmmc2_params.negedge = SDMMC_CLKCR_NEGEDGE;
670 }
671
672 cuint = fdt_getprop(fdt, sdmmc_node, "bus-width", NULL);
673 if (cuint != NULL) {
674 switch (fdt32_to_cpu(*cuint)) {
675 case 4:
676 sdmmc2_params.bus_width = MMC_BUS_WIDTH_4;
677 break;
678
679 case 8:
680 sdmmc2_params.bus_width = MMC_BUS_WIDTH_8;
681 break;
682
683 default:
684 break;
685 }
686 }
687
Yann Gautier3194afe2019-05-28 11:54:50 +0200688 cuint = fdt_getprop(fdt, sdmmc_node, "max-frequency", NULL);
689 if (cuint != NULL) {
690 sdmmc2_params.max_freq = fdt32_to_cpu(*cuint);
691 }
692
Yann Gautier5380b0d2018-10-15 09:36:04 +0200693 return 0;
694}
695
696unsigned long long stm32_sdmmc2_mmc_get_device_size(void)
697{
698 return sdmmc2_params.device_info->device_size;
699}
700
701int stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params *params)
702{
Etienne Carrieref02647a2019-12-08 08:14:40 +0100703 int rc;
704
Yann Gautier5380b0d2018-10-15 09:36:04 +0200705 assert((params != NULL) &&
706 ((params->reg_base & MMC_BLOCK_MASK) == 0U) &&
707 ((params->bus_width == MMC_BUS_WIDTH_1) ||
708 (params->bus_width == MMC_BUS_WIDTH_4) ||
709 (params->bus_width == MMC_BUS_WIDTH_8)));
710
711 memcpy(&sdmmc2_params, params, sizeof(struct stm32_sdmmc2_params));
712
713 if (stm32_sdmmc2_dt_get_config() != 0) {
714 ERROR("%s: DT error\n", __func__);
715 return -ENOMEM;
716 }
717
Yann Gautiera205a5c2021-08-30 15:06:54 +0200718 clk_enable(sdmmc2_params.clock_id);
Yann Gautier5380b0d2018-10-15 09:36:04 +0200719
Etienne Carrieref02647a2019-12-08 08:14:40 +0100720 rc = stm32mp_reset_assert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS);
721 if (rc != 0) {
722 panic();
723 }
Yann Gautier5380b0d2018-10-15 09:36:04 +0200724 udelay(2);
Etienne Carrieref02647a2019-12-08 08:14:40 +0100725 rc = stm32mp_reset_deassert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS);
726 if (rc != 0) {
727 panic();
728 }
Yann Gautier5380b0d2018-10-15 09:36:04 +0200729 mdelay(1);
730
Yann Gautiera205a5c2021-08-30 15:06:54 +0200731 sdmmc2_params.clk_rate = clk_get_rate(sdmmc2_params.clock_id);
Yann Gautierc8fa1aa2019-03-08 10:59:00 +0100732 sdmmc2_params.device_info->ocr_voltage = OCR_3_2_3_3 | OCR_3_3_3_4;
Yann Gautier5380b0d2018-10-15 09:36:04 +0200733
734 return mmc_init(&stm32_sdmmc2_ops, sdmmc2_params.clk_rate,
735 sdmmc2_params.bus_width, sdmmc2_params.flags,
736 sdmmc2_params.device_info);
737}