blob: de0190272dd57b8236478fd01a1219d7b0805694 [file] [log] [blame]
Chandni Cherukurif7813232018-09-16 21:06:29 +05301/*
Vijayenthiran Subramaniam00cd0802022-01-25 20:37:20 +05302 * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved.
Chandni Cherukurif7813232018-09-16 21:06:29 +05303 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
11
Thomas Abraham09641592021-02-16 12:23:56 +053012#include <sgi_sdei.h>
Aditya Angadice79bca2020-11-18 08:32:30 +053013#include <sgi_soc_platform_def.h>
Chandni Cherukurif7813232018-09-16 21:06:29 +053014
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060015#define PLAT_ARM_CLUSTER_COUNT U(2)
16#define CSS_SGI_MAX_CPUS_PER_CLUSTER U(4)
17#define CSS_SGI_MAX_PE_PER_CPU U(1)
Chandni Cherukurif7813232018-09-16 21:06:29 +053018
Vijayenthiran Subramaniam22141b62018-10-25 22:20:24 +053019#define PLAT_CSS_MHU_BASE UL(0x45400000)
20
21/* Base address of DMC-620 instances */
Chandni Cherukuri15ec1e52019-02-22 13:41:03 +053022#define RDN1EDGE_DMC620_BASE0 UL(0x4e000000)
23#define RDN1EDGE_DMC620_BASE1 UL(0x4e100000)
Chandni Cherukurif7813232018-09-16 21:06:29 +053024
Chandni Cherukuri0fdcbc02018-10-16 15:19:54 +053025/* System power domain level */
26#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2
27
Chandni Cherukuri504c05d2018-10-16 14:11:34 +053028#define PLAT_MAX_PWR_LVL ARM_PWR_LVL1
29
Vijayenthiran Subramaniamc4e68a42019-10-28 14:49:48 +053030/* Virtual address used by dynamic mem_protect for chunk_base */
31#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
32
Vijayenthiran Subramaniam00cd0802022-01-25 20:37:20 +053033/* Maximum number of address bits used per chip */
34#define CSS_SGI_ADDR_BITS_PER_CHIP U(42)
35
Manoj Kumar69bebd82019-06-21 17:07:13 +010036/*
37 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
38 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070039#ifdef __aarch64__
Vijayenthiran Subramaniam00cd0802022-01-25 20:37:20 +053040#define PLAT_PHY_ADDR_SPACE_SIZE CSS_SGI_REMOTE_CHIP_MEM_OFFSET( \
41 CSS_SGI_CHIP_COUNT)
42#define PLAT_VIRT_ADDR_SPACE_SIZE CSS_SGI_REMOTE_CHIP_MEM_OFFSET( \
43 CSS_SGI_CHIP_COUNT)
Manoj Kumar69bebd82019-06-21 17:07:13 +010044#else
45#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
46#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
47#endif
48
Vijayenthiran Subramaniam64c96452020-02-03 12:14:01 +053049/* GIC related constants */
50#define PLAT_ARM_GICD_BASE UL(0x30000000)
51#define PLAT_ARM_GICC_BASE UL(0x2C000000)
52#define PLAT_ARM_GICR_BASE UL(0x300C0000)
53
Chandni Cherukurif7813232018-09-16 21:06:29 +053054#endif /* PLATFORM_DEF_H */