Jacky Bai | 8e2109d | 2023-05-25 09:35:44 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2022-2023 NXP |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <drivers/nxp/trdc/imx_trdc.h> |
| 8 | |
| 9 | #define TRDC_A_BASE U(0x44270000) |
| 10 | #define TRDC_W_BASE U(0x42460000) |
| 11 | #define TRDC_M_BASE U(0x42460000) |
| 12 | #define TRDC_N_BASE U(0x49010000) |
| 13 | |
| 14 | /* GLBAC7 is used for TRDC only, any setting to GLBAC7 will be ignored */ |
| 15 | |
| 16 | /* aonmix */ |
| 17 | struct trdc_glbac_config trdc_a_mbc_glbac[] = { |
| 18 | /* MBC0 */ |
| 19 | { 0, 0, SP(RW) | SU(RW) | NP(RW) | NU(RW) }, |
| 20 | /* MBC1 */ |
| 21 | { 1, 0, SP(RW) | SU(RW) | NP(RW) | NU(RW) }, |
| 22 | { 1, 1, SP(RW) | SU(R) | NP(RW) | NU(R) }, |
| 23 | { 1, 2, SP(RWX) | SU(RWX) | NP(RWX) | NU(RWX) }, |
| 24 | }; |
| 25 | |
| 26 | struct trdc_mbc_config trdc_a_mbc[] = { |
| 27 | { 0, 0, 0, MBC_BLK_ALL, 0, true }, /* MBC0 AIPS1 for S401 DID0 */ |
| 28 | { 0, 0, 1, MBC_BLK_ALL, 0, true }, /* MBC0 Sentinel_SOC_In for S401 DID0 */ |
| 29 | { 0, 0, 2, MBC_BLK_ALL, 0, true }, /* MBC0 GPIO1 for S401 DID0 */ |
| 30 | { 1, 0, 0, MBC_BLK_ALL, 0, true }, /* MBC1 CM33 code TCM for S401 DID0 */ |
| 31 | { 1, 0, 1, MBC_BLK_ALL, 0, true }, /* MBC1 CM33 system TCM for S401 DID0 */ |
| 32 | |
| 33 | { 0, 1, 0, MBC_BLK_ALL, 0, true }, /* MBC0 AIPS1 for MTR DID1 */ |
| 34 | { 0, 1, 1, MBC_BLK_ALL, 0, true }, /* MBC0 Sentinel_SOC_In for MTR DID1 */ |
| 35 | |
| 36 | { 0, 2, 0, MBC_BLK_ALL, 0, true }, /* MBC0 AIPS1 for M33 DID2 */ |
| 37 | { 0, 2, 1, MBC_BLK_ALL, 0, true }, /* MBC0 Sentinel_SOC_In for M33 DID2 */ |
| 38 | { 0, 2, 2, MBC_BLK_ALL, 0, true }, /* MBC0 GPIO1 for M33 DID2 */ |
| 39 | { 1, 2, 0, MBC_BLK_ALL, 2, true }, /* MBC1 CM33 code TCM for M33 DID2 */ |
| 40 | { 1, 2, 1, MBC_BLK_ALL, 2, true }, /* MBC1 CM33 system TCM for M33 DID2 */ |
| 41 | |
| 42 | { 0, 3, 0, MBC_BLK_ALL, 0, false }, /* MBC0 AIPS1 for A55 DID3 */ |
| 43 | { 0, 3, 1, MBC_BLK_ALL, 0, false }, /* MBC0 Sentinel_SOC_In for A55 DID3 */ |
| 44 | { 0, 3, 2, MBC_BLK_ALL, 0, false }, /* MBC0 GPIO1 for A55 DID3 */ |
| 45 | { 1, 3, 0, MBC_BLK_ALL, 1, false }, /* MBC1 CM33 code TCM for A55 DID3 */ |
| 46 | { 1, 3, 1, MBC_BLK_ALL, 1, false }, /* MBC1 CM33 system TCM for A55 DID3 */ |
Yangbo Lu | 7c11301 | 2022-04-24 11:05:21 +0800 | [diff] [blame] | 47 | { 1, 10, 1, MBC_BLK_ALL, 2, false }, /* MBC1 CM33 system TCM for SoC masters DID10 */ |
Jacky Bai | 8e2109d | 2023-05-25 09:35:44 +0800 | [diff] [blame] | 48 | |
| 49 | { 0, 7, 0, MBC_BLK_ALL, 0, false }, /* MBC0 AIPS1 for eDMA DID7 */ |
| 50 | }; |
| 51 | |
| 52 | struct trdc_glbac_config trdc_a_mrc_glbac[] = { |
| 53 | { 0, 0, SP(RWX) | SU(RWX) | NP(RWX) | NU(RWX) }, |
| 54 | { 0, 1, SP(R) | SU(0) | NP(R) | NU(0) }, |
| 55 | }; |
| 56 | |
| 57 | struct trdc_mrc_config trdc_a_mrc[] = { |
| 58 | { 0, 2, 0, 0x00000000, 0x00040000, 0, true }, /* MRC0 M33 ROM for M33 DID2 */ |
| 59 | { 0, 3, 0, 0x00100000, 0x00040000, 1, true }, /* MRC0 M33 ROM for A55 DID3 */ |
| 60 | }; |
| 61 | |
| 62 | /* wakeupmix */ |
| 63 | struct trdc_glbac_config trdc_w_mbc_glbac[] = { |
| 64 | /* MBC0 */ |
| 65 | { 0, 0, SP(RW) | SU(RW) | NP(RW) | NU(RW) }, |
| 66 | /* MBC1 */ |
| 67 | { 1, 0, SP(RW) | SU(RW) | NP(RW) | NU(RW) }, |
| 68 | }; |
| 69 | |
| 70 | struct trdc_mbc_config trdc_w_mbc[] = { |
| 71 | { 0, 1, 0, MBC_BLK_ALL, 0, true }, /* MBC0 AIPS2 for MTR DID1 */ |
| 72 | { 1, 1, 0, MBC_BLK_ALL, 0, true }, /* MBC1 AIPS3 for MTR DID1 */ |
| 73 | |
| 74 | { 0, 2, 0, MBC_BLK_ALL, 0, true }, /* MBC0 AIPS2 for M33 DID2 */ |
| 75 | { 0, 2, 1, MBC_BLK_ALL, 0, true }, /* MBC0 GPIO2_In for M33 DID2 */ |
| 76 | { 0, 2, 2, MBC_BLK_ALL, 0, true }, /* MBC0 GPIO3 for M33 DID2 */ |
| 77 | { 0, 2, 3, MBC_BLK_ALL, 0, true }, /* MBC0 DAP for M33 DID2 */ |
| 78 | { 1, 2, 0, MBC_BLK_ALL, 0, true }, /* MBC1 AIPS3 for M33 DID2 */ |
| 79 | { 1, 2, 1, MBC_BLK_ALL, 0, true }, /* MBC1 AHB_ISPAP for M33 DID2 */ |
| 80 | { 1, 2, 2, MBC_BLK_ALL, 0, true }, /* MBC1 NIC_MAIN_GPV for M33 DID2 */ |
| 81 | { 1, 2, 3, MBC_BLK_ALL, 0, true }, /* MBC1 GPIO4 for M33 DID2 */ |
| 82 | |
| 83 | { 0, 3, 0, MBC_BLK_ALL, 0, false }, /* MBC0 AIPS2 for A55 DID3 */ |
| 84 | { 0, 3, 1, MBC_BLK_ALL, 0, false }, /* MBC0 GPIO2_In for A55 DID3 */ |
| 85 | { 0, 3, 2, MBC_BLK_ALL, 0, false }, /* MBC0 GPIO3 for A55 DID3 */ |
| 86 | { 0, 3, 3, MBC_BLK_ALL, 0, false }, /* MBC0 DAP for A55 DID3 */ |
| 87 | { 1, 3, 0, MBC_BLK_ALL, 0, false }, /* MBC1 AIPS3 for A55 DID3 */ |
| 88 | { 1, 3, 1, MBC_BLK_ALL, 0, false }, /* MBC1 AHB_ISPAP for A55 DID3 */ |
| 89 | { 1, 3, 2, MBC_BLK_ALL, 0, true }, /* MBC1 NIC_MAIN_GPV for A55 DID3 */ |
| 90 | { 1, 3, 3, MBC_BLK_ALL, 0, false }, /* MBC1 GPIO4 for A55 DID3 */ |
| 91 | |
| 92 | { 0, 7, 0, MBC_BLK_ALL, 0, false }, /* MBC0 AIPS2 for eDMA DID7 */ |
| 93 | { 1, 7, 0, MBC_BLK_ALL, 0, false }, /* MBC1 AIPS3 for eDMA DID7 */ |
| 94 | }; |
| 95 | |
| 96 | struct trdc_glbac_config trdc_w_mrc_glbac[] = { |
| 97 | /* MRC0 */ |
| 98 | { 0, 0, SP(RX) | SU(RX) | NP(RX) | NU(RX) }, |
| 99 | /* MRC1 */ |
| 100 | { 1, 0, SP(RWX) | SU(RWX) | NP(RWX) | NU(RWX) }, |
| 101 | }; |
| 102 | |
| 103 | struct trdc_mrc_config trdc_w_mrc[] = { |
| 104 | { 0, 3, 0, 0x00000000, 0x00040000, 0, false }, /* MRC0 A55 ROM for A55 DID3 */ |
| 105 | { 1, 2, 0, 0x28000000, 0x08000000, 0, true }, /* MRC1 FLEXSPI1 for M33 DID2 */ |
| 106 | { 1, 3, 0, 0x28000000, 0x08000000, 0, false }, /* MRC1 FLEXSPI1 for A55 DID3 */ |
| 107 | }; |
| 108 | |
| 109 | /* nicmix */ |
| 110 | struct trdc_glbac_config trdc_n_mbc_glbac[] = { |
| 111 | /* MBC0 */ |
| 112 | { 0, 0, SP(RW) | SU(RW) | NP(RW) | NU(RW) }, |
| 113 | /* MBC1 */ |
| 114 | { 1, 0, SP(RW) | SU(RW) | NP(RW) | NU(RW) }, |
| 115 | /* MBC2 */ |
| 116 | { 2, 0, SP(RW) | SU(RW) | NP(RW) | NU(RW) }, |
| 117 | { 2, 1, SP(R) | SU(R) | NP(R) | NU(R) }, |
| 118 | /* MBC3 */ |
| 119 | { 3, 0, SP(RW) | SU(RW) | NP(RW) | NU(RW) }, |
| 120 | { 3, 1, SP(RWX) | SU(RWX) | NP(RWX) | NU(RWX) }, |
| 121 | }; |
| 122 | |
| 123 | struct trdc_mbc_config trdc_n_mbc[] = { |
| 124 | { 0, 0, 0, MBC_BLK_ALL, 0, true }, /* MBC0 DDRCFG for S401 DID0 */ |
| 125 | { 0, 0, 1, MBC_BLK_ALL, 0, true }, /* MBC0 AIPS4 for S401 DID0 */ |
| 126 | { 0, 0, 2, MBC_BLK_ALL, 0, true }, /* MBC0 MEDIAMIX for S401 DID0 */ |
| 127 | { 0, 0, 3, MBC_BLK_ALL, 0, true }, /* MBC0 HSIOMIX for S401 DID0 */ |
| 128 | { 1, 0, 0, MBC_BLK_ALL, 0, true }, /* MBC1 MTR_DCA, TCU, TROUT for S401 DID0 */ |
| 129 | { 1, 0, 1, MBC_BLK_ALL, 0, true }, /* MBC1 MTR_DCA, TCU, TROUT for S401 DID0 */ |
| 130 | { 1, 0, 2, MBC_BLK_ALL, 0, true }, /* MBC1 MLMIX for S401 DID0 */ |
| 131 | { 1, 0, 3, MBC_BLK_ALL, 0, true }, /* MBC1 MLMIX for S401 DID0 */ |
| 132 | { 2, 0, 0, MBC_BLK_ALL, 0, true }, /* MBC2 GIC for S401 DID0 */ |
| 133 | { 2, 0, 1, MBC_BLK_ALL, 0, true }, /* MBC2 GIC for S401 DID0 */ |
| 134 | { 3, 0, 0, MBC_BLK_ALL, 0, true }, /* MBC3 OCRAM for S401 DID0 */ |
| 135 | { 3, 0, 1, MBC_BLK_ALL, 0, true }, /* MBC3 OCRAM for S401 DID0 */ |
| 136 | |
| 137 | { 0, 1, 0, MBC_BLK_ALL, 0, true }, /* MBC0 DDRCFG for MTR DID1 */ |
| 138 | { 0, 1, 1, MBC_BLK_ALL, 0, true }, /* MBC0 AIPS4 for MTR DID1 */ |
| 139 | { 0, 1, 2, MBC_BLK_ALL, 0, true }, /* MBC0 MEDIAMIX for MTR DID1 */ |
| 140 | { 0, 1, 3, MBC_BLK_ALL, 0, true }, /* MBC0 HSIOMIX for MTR DID1 */ |
| 141 | { 1, 1, 0, MBC_BLK_ALL, 0, true }, /* MBC1 MTR_DCA, TCU, TROUT for MTR DID1 */ |
| 142 | { 1, 1, 1, MBC_BLK_ALL, 0, true }, /* MBC1 MTR_DCA, TCU, TROUT for MTR DID1 */ |
| 143 | { 1, 1, 2, MBC_BLK_ALL, 0, true }, /* MBC1 MLMIX for MTR DID1 */ |
| 144 | { 1, 1, 3, MBC_BLK_ALL, 0, true }, /* MBC1 MLMIX for MTR DID1 */ |
| 145 | |
| 146 | { 0, 2, 0, MBC_BLK_ALL, 0, true }, /* MBC0 DDRCFG for M33 DID2 */ |
| 147 | { 0, 2, 1, MBC_BLK_ALL, 0, true }, /* MBC0 AIPS4 for M33 DID2 */ |
| 148 | { 0, 2, 2, MBC_BLK_ALL, 0, true }, /* MBC0 MEDIAMIX for M33 DID2 */ |
| 149 | { 0, 2, 3, MBC_BLK_ALL, 0, true }, /* MBC0 HSIOMIX for M33 DID2 */ |
| 150 | { 1, 2, 0, MBC_BLK_ALL, 0, true }, /* MBC1 MTR_DCA, TCU, TROUT for M33 DID2 */ |
| 151 | { 1, 2, 1, MBC_BLK_ALL, 0, true }, /* MBC1 MTR_DCA, TCU, TROUT for M33 DID2 */ |
| 152 | { 1, 2, 2, MBC_BLK_ALL, 0, true }, /* MBC1 MLMIX for M33 DID2 */ |
| 153 | { 1, 2, 3, MBC_BLK_ALL, 0, true }, /* MBC1 MLMIX for M33 DID2 */ |
| 154 | { 2, 2, 0, MBC_BLK_ALL, 1, true }, /* MBC2 GIC for M33 DID2 */ |
| 155 | { 2, 2, 1, MBC_BLK_ALL, 1, true }, /* MBC2 GIC for M33 DID2 */ |
| 156 | { 3, 2, 0, MBC_BLK_ALL, 0, true }, /* MBC3 OCRAM for M33 DID2 */ |
| 157 | { 3, 2, 1, MBC_BLK_ALL, 0, true }, /* MBC3 OCRAM for M33 DID2 */ |
| 158 | |
| 159 | { 0, 3, 0, MBC_BLK_ALL, 0, false }, /* MBC0 DDRCFG for A55 DID3 */ |
| 160 | { 0, 3, 1, MBC_BLK_ALL, 0, false }, /* MBC0 AIPS4 for A55 DID3 */ |
| 161 | { 0, 3, 2, MBC_BLK_ALL, 0, false }, /* MBC0 MEDIAMIX for A55 DID3 */ |
| 162 | { 0, 3, 3, MBC_BLK_ALL, 0, false }, /* MBC0 HSIOMIX for A55 DID3 */ |
| 163 | { 1, 3, 0, MBC_BLK_ALL, 0, false }, /* MBC1 MTR_DCA, TCU, TROUT for A55 DID3 */ |
| 164 | { 1, 3, 1, MBC_BLK_ALL, 0, false }, /* MBC1 MTR_DCA, TCU, TROUT for A55 DID3 */ |
| 165 | { 1, 3, 2, MBC_BLK_ALL, 0, false }, /* MBC1 MLMIX for A55 DID3 */ |
| 166 | { 1, 3, 3, MBC_BLK_ALL, 0, false }, /* MBC1 MLMIX for A55 DID3 */ |
| 167 | { 2, 3, 0, MBC_BLK_ALL, 0, false }, /* MBC2 GIC for A55 DID3 */ |
| 168 | { 2, 3, 1, MBC_BLK_ALL, 0, false }, /* MBC2 GIC for A55 DID3 */ |
| 169 | { 3, 3, 0, MBC_BLK_ALL, 1, true }, /* MBC3 OCRAM for A55 DID3 */ |
| 170 | { 3, 3, 1, MBC_BLK_ALL, 1, true }, /* MBC3 OCRAM for A55 DID3 */ |
| 171 | |
| 172 | { 3, 3, 0, 0, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 173 | { 3, 3, 0, 1, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 174 | { 3, 3, 0, 2, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 175 | { 3, 3, 0, 3, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 176 | { 3, 3, 0, 4, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 177 | { 3, 3, 0, 5, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 178 | { 3, 3, 1, 0, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 179 | { 3, 3, 1, 1, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 180 | { 3, 3, 1, 2, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 181 | { 3, 3, 1, 3, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 182 | { 3, 3, 1, 4, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 183 | { 3, 3, 1, 5, 0, false }, /* MBC3 OCRAM for A55 DID3 */ |
| 184 | |
| 185 | { 0, 7, 1, MBC_BLK_ALL, 0, false }, /* MBC0 AIPS4 for eDMA DID7 */ |
| 186 | { 0, 7, 2, MBC_BLK_ALL, 0, false }, /* MBC0 MEDIAMIX for eDMA DID7 */ |
| 187 | { 0, 7, 3, MBC_BLK_ALL, 0, false }, /* MBC0 HSIOMIX for eDMA DID7 */ |
Jacky Bai | 94cc5d4 | 2022-07-26 15:36:26 +0800 | [diff] [blame] | 188 | |
| 189 | { 3, 10, 0, MBC_BLK_ALL, 0, false }, /* MBC3 OCRAM for DID10 */ |
| 190 | { 3, 10, 1, MBC_BLK_ALL, 0, false }, /* MBC3 OCRAM for DID10 */ |
Jacky Bai | 8e2109d | 2023-05-25 09:35:44 +0800 | [diff] [blame] | 191 | }; |
| 192 | |
| 193 | struct trdc_glbac_config trdc_n_mrc_glbac[] = { |
| 194 | { 0, 0, SP(RW) | SU(RW) | NP(RW) | NU(RW) }, |
| 195 | { 0, 1, SP(RWX) | SU(RWX) | NP(RWX) | NU(RWX) }, |
| 196 | }; |
| 197 | |
Ye Li | 86cb912 | 2022-09-27 17:28:16 +0800 | [diff] [blame] | 198 | #if defined(SPD_opteed) |
| 199 | #define TEE_SHM_SIZE 0x200000 |
| 200 | |
| 201 | #define DRAM_MEM_0_START (0x80000000) |
| 202 | #define DRAM_MEM_0_SIZE (BL32_BASE - 0x80000000) |
| 203 | |
| 204 | #define DRAM_MEM_1_START (BL32_BASE) |
| 205 | #define DRAM_MEM_1_SIZE (BL32_SIZE - TEE_SHM_SIZE) |
| 206 | |
| 207 | #define DRAM_MEM_2_START (DRAM_MEM_1_START + DRAM_MEM_1_SIZE) |
| 208 | #define DRAM_MEM_2_SIZE (0x80000000 - DRAM_MEM_1_SIZE - DRAM_MEM_0_SIZE) |
| 209 | |
Jacky Bai | 8e2109d | 2023-05-25 09:35:44 +0800 | [diff] [blame] | 210 | struct trdc_mrc_config trdc_n_mrc[] = { |
| 211 | { 0, 0, 0, 0x80000000, 0x80000000, 0, false }, /* MRC0 DRAM for S400 DID0 */ |
| 212 | { 0, 1, 0, 0x80000000, 0x80000000, 0, false }, /* MRC0 DRAM for MTR DID1 */ |
| 213 | { 0, 2, 0, 0x80000000, 0x80000000, 0, true }, /* MRC0 DRAM for M33 DID2 */ |
Ye Li | 86cb912 | 2022-09-27 17:28:16 +0800 | [diff] [blame] | 214 | { 0, 8, 0, 0x80000000, 0x80000000, 1, false }, /* MRC0 DRAM for Coresight, Testport DID8 */ |
| 215 | { 0, 9, 0, 0x80000000, 0x80000000, 1, false }, /* MRC0 DRAM for DAP DID9 */ |
| 216 | |
| 217 | { 0, 3, 0, DRAM_MEM_0_START, DRAM_MEM_0_SIZE, 1, false }, /* MRC0 DRAM for A55 DID3 */ |
| 218 | { 0, 5, 0, DRAM_MEM_0_START, DRAM_MEM_0_SIZE, 0, false }, /* MRC0 DRAM for USDHC1 DID5 */ |
| 219 | { 0, 6, 0, DRAM_MEM_0_START, DRAM_MEM_0_SIZE, 0, false }, /* MRC0 DRAM for USDHC2 DID6 */ |
| 220 | { 0, 7, 0, DRAM_MEM_0_START, DRAM_MEM_0_SIZE, 0, false }, /* MRC0 DRAM for eDMA DID7 */ |
| 221 | { 0, 10, 0, DRAM_MEM_0_START, DRAM_MEM_0_SIZE, 0, false }, /* MRC0 DRAM for SoC masters DID10 */ |
| 222 | { 0, 11, 0, DRAM_MEM_0_START, DRAM_MEM_0_SIZE, 0, false }, /* MRC0 DRAM for USB DID11 */ |
| 223 | |
| 224 | /* OPTEE memory for secure access only. */ |
| 225 | { 0, 3, 1, DRAM_MEM_1_START, DRAM_MEM_1_SIZE, 1, true }, /* MRC0 DRAM for A55 DID3 */ |
| 226 | { 0, 5, 1, DRAM_MEM_1_START, DRAM_MEM_1_SIZE, 0, true }, /* MRC0 DRAM for USDHC1 DID5 */ |
| 227 | { 0, 6, 1, DRAM_MEM_1_START, DRAM_MEM_1_SIZE, 0, true }, /* MRC0 DRAM for USDHC2 DID6 */ |
| 228 | { 0, 7, 1, DRAM_MEM_1_START, DRAM_MEM_1_SIZE, 0, true }, /* MRC0 DRAM for eDMA DID7 */ |
| 229 | { 0, 10, 1, DRAM_MEM_1_START, DRAM_MEM_1_SIZE, 0, true }, /* MRC0 DRAM for SoC masters DID10 */ |
| 230 | { 0, 11, 1, DRAM_MEM_1_START, DRAM_MEM_1_SIZE, 0, true }, /* MRC0 DRAM for USB DID11 */ |
| 231 | |
| 232 | { 0, 3, 2, DRAM_MEM_2_START, DRAM_MEM_2_SIZE, 1, false }, /* MRC0 DRAM for A55 DID3 */ |
| 233 | { 0, 5, 2, DRAM_MEM_2_START, DRAM_MEM_2_SIZE, 0, false }, /* MRC0 DRAM for USDHC1 DID5 */ |
| 234 | { 0, 6, 2, DRAM_MEM_2_START, DRAM_MEM_2_SIZE, 0, false }, /* MRC0 DRAM for USDHC2 DID6 */ |
| 235 | { 0, 7, 2, DRAM_MEM_2_START, DRAM_MEM_2_SIZE, 0, false }, /* MRC0 DRAM for eDMA DID7 */ |
| 236 | { 0, 10, 2, DRAM_MEM_2_START, DRAM_MEM_2_SIZE, 0, false }, /* MRC0 DRAM for SoC masters DID10 */ |
| 237 | { 0, 11, 2, DRAM_MEM_2_START, DRAM_MEM_2_SIZE, 0, false }, /* MRC0 DRAM for USB DID11 */ |
| 238 | |
| 239 | }; |
| 240 | #else |
| 241 | struct trdc_mrc_config trdc_n_mrc[] = { |
| 242 | { 0, 0, 0, 0x80000000, 0x80000000, 0, false }, /* MRC0 DRAM for S400 DID0 */ |
| 243 | { 0, 1, 0, 0x80000000, 0x80000000, 0, false }, /* MRC0 DRAM for MTR DID1 */ |
| 244 | { 0, 2, 0, 0x80000000, 0x80000000, 0, true }, /* MRC0 DRAM for M33 DID2 */ |
Jacky Bai | 8e2109d | 2023-05-25 09:35:44 +0800 | [diff] [blame] | 245 | { 0, 3, 0, 0x80000000, 0x80000000, 1, false }, /* MRC0 DRAM for A55 DID3 */ |
| 246 | { 0, 5, 0, 0x80000000, 0x80000000, 0, false }, /* MRC0 DRAM for USDHC1 DID5 */ |
| 247 | { 0, 6, 0, 0x80000000, 0x80000000, 0, false }, /* MRC0 DRAM for USDHC2 DID6 */ |
| 248 | { 0, 7, 0, 0x80000000, 0x80000000, 0, false }, /* MRC0 DRAM for eDMA DID7 */ |
| 249 | { 0, 8, 0, 0x80000000, 0x80000000, 1, false }, /* MRC0 DRAM for Coresight, Testport DID8 */ |
| 250 | { 0, 9, 0, 0x80000000, 0x80000000, 1, false }, /* MRC0 DRAM for DAP DID9 */ |
| 251 | { 0, 10, 0, 0x80000000, 0x80000000, 0, false }, /* MRC0 DRAM for SoC masters DID10 */ |
| 252 | { 0, 11, 0, 0x80000000, 0x80000000, 0, false }, /* MRC0 DRAM for USB DID11 */ |
| 253 | }; |
Ye Li | 86cb912 | 2022-09-27 17:28:16 +0800 | [diff] [blame] | 254 | #endif |