blob: 8698dffd454ed29115f3484c898732171aeba9cf [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Chris Kay33bfc5e2023-02-14 11:30:04 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Masahiro Yamada0b67e562020-03-09 17:39:48 +09007#include <common/bl_common.ld.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <lib/xlat_tables/xlat_tables_defs.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
10OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
11OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000012ENTRY(bl31_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010013
Achin Gupta4f6ad662013-10-25 09:08:21 +010014MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010015 RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE
Chris Kay4b7660a2022-09-29 14:36:53 +010016
Samuel Holland31a14e12018-10-17 21:40:18 -050017#if SEPARATE_NOBITS_REGION
18 NOBITS (rw!a): ORIGIN = BL31_NOBITS_BASE, LENGTH = BL31_NOBITS_LIMIT - BL31_NOBITS_BASE
Chris Kay4b7660a2022-09-29 14:36:53 +010019#else /* SEPARATE_NOBITS_REGION */
20# define NOBITS RAM
21#endif /* SEPARATE_NOBITS_REGION */
Achin Gupta4f6ad662013-10-25 09:08:21 +010022}
23
Caesar Wangd90f43e2016-10-11 09:36:00 +080024#ifdef PLAT_EXTRA_LD_SCRIPT
Chris Kay4b7660a2022-09-29 14:36:53 +010025# include <plat.ld.S>
26#endif /* PLAT_EXTRA_LD_SCRIPT */
Achin Gupta4f6ad662013-10-25 09:08:21 +010027
Chris Kay4b7660a2022-09-29 14:36:53 +010028SECTIONS {
Harrison Mutai8d6b7412023-04-19 09:30:15 +010029 RAM_REGION_START = ORIGIN(RAM);
30 RAM_REGION_LENGTH = LENGTH(RAM);
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000031 . = BL31_BASE;
Chris Kay4b7660a2022-09-29 14:36:53 +010032
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +000033 ASSERT(. == ALIGN(PAGE_SIZE),
Chris Kay4b7660a2022-09-29 14:36:53 +010034 "BL31_BASE address is not aligned on a page boundary.")
Achin Gupta4f6ad662013-10-25 09:08:21 +010035
Soby Mathew4e28c202018-10-14 08:09:22 +010036 __BL31_START__ = .;
37
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010038#if SEPARATE_CODE_AND_RODATA
39 .text . : {
Andrey Skvortsov08526ad2023-09-05 22:09:25 +030040 ASSERT(. == ALIGN(PAGE_SIZE),
41 ".text is not aligned on a page boundary.");
42
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010043 __TEXT_START__ = .;
Chris Kay4b7660a2022-09-29 14:36:53 +010044
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010045 *bl31_entrypoint.o(.text*)
Jimmy Brissoned202072020-08-04 16:18:52 -050046 *(SORT_BY_ALIGNMENT(SORT(.text*)))
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010047 *(.vectors)
Michal Simek80c530e2023-04-27 14:26:03 +020048 __TEXT_END_UNALIGNED__ = .;
Chris Kay4b7660a2022-09-29 14:36:53 +010049
Roberto Vargasd93fde32018-04-11 11:53:31 +010050 . = ALIGN(PAGE_SIZE);
Chris Kay4b7660a2022-09-29 14:36:53 +010051
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010052 __TEXT_END__ = .;
53 } >RAM
54
55 .rodata . : {
56 __RODATA_START__ = .;
Chris Kay4b7660a2022-09-29 14:36:53 +010057
Samuel Holland23f5e542019-10-20 16:11:25 -050058 *(SORT_BY_ALIGNMENT(.rodata*))
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010059
Chris Kay4b7660a2022-09-29 14:36:53 +010060# if PLAT_EXTRA_RODATA_INCLUDES
61# include <plat.ld.rodata.inc>
62# endif /* PLAT_EXTRA_RODATA_INCLUDES */
developer8a3180d2022-08-05 10:04:10 +080063
Chris Kay4b7660a2022-09-29 14:36:53 +010064 RODATA_COMMON
Soby Mathew4e28c202018-10-14 08:09:22 +010065
Jeenu Viswambharane3f22002017-09-22 08:32:10 +010066 . = ALIGN(8);
Chris Kay4b7660a2022-09-29 14:36:53 +010067
68# include <lib/el3_runtime/pubsub_events.h>
Michal Simek80c530e2023-04-27 14:26:03 +020069 __RODATA_END_UNALIGNED__ = .;
Jeenu Viswambharane3f22002017-09-22 08:32:10 +010070
Roberto Vargasd93fde32018-04-11 11:53:31 +010071 . = ALIGN(PAGE_SIZE);
Chris Kay4b7660a2022-09-29 14:36:53 +010072
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010073 __RODATA_END__ = .;
74 } >RAM
Chris Kay4b7660a2022-09-29 14:36:53 +010075#else /* SEPARATE_CODE_AND_RODATA */
Chris Kay33bfc5e2023-02-14 11:30:04 +000076 .ro . : {
Andrey Skvortsov08526ad2023-09-05 22:09:25 +030077 ASSERT(. == ALIGN(PAGE_SIZE),
78 ".ro is not aligned on a page boundary.");
79
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000080 __RO_START__ = .;
Chris Kay4b7660a2022-09-29 14:36:53 +010081
Andrew Thoelkee01ea342014-03-18 07:13:52 +000082 *bl31_entrypoint.o(.text*)
Samuel Holland23f5e542019-10-20 16:11:25 -050083 *(SORT_BY_ALIGNMENT(.text*))
84 *(SORT_BY_ALIGNMENT(.rodata*))
Achin Gupta7421b462014-02-01 18:53:26 +000085
Chris Kay4b7660a2022-09-29 14:36:53 +010086 RODATA_COMMON
Soby Mathew2b3fc1d2018-12-12 14:33:11 +000087
Jeenu Viswambharane3f22002017-09-22 08:32:10 +010088 . = ALIGN(8);
Chris Kay4b7660a2022-09-29 14:36:53 +010089
90# include <lib/el3_runtime/pubsub_events.h>
Jeenu Viswambharane3f22002017-09-22 08:32:10 +010091
Achin Guptab739f222014-01-18 16:50:09 +000092 *(.vectors)
Chris Kay4b7660a2022-09-29 14:36:53 +010093
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000094 __RO_END_UNALIGNED__ = .;
Chris Kay4b7660a2022-09-29 14:36:53 +010095
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000096 /*
97 * Memory page(s) mapped to this section will be marked as read-only,
Chris Kay4b7660a2022-09-29 14:36:53 +010098 * executable. No RW data from the next section must creep in. Ensure
99 * that the rest of the current memory page is unused.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000100 */
Roberto Vargasd93fde32018-04-11 11:53:31 +0100101 . = ALIGN(PAGE_SIZE);
Chris Kay4b7660a2022-09-29 14:36:53 +0100102
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000103 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104 } >RAM
Chris Kay4b7660a2022-09-29 14:36:53 +0100105#endif /* SEPARATE_CODE_AND_RODATA */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100106
Soby Mathewc704cbc2014-08-14 11:33:56 +0100107 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
Chris Kay4b7660a2022-09-29 14:36:53 +0100108 "cpu_ops not defined for this platform.")
Soby Mathewc704cbc2014-08-14 11:33:56 +0100109
Nishant Sharma341b3112023-10-12 10:43:16 +0100110#if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
Chris Kay4b7660a2022-09-29 14:36:53 +0100111# ifndef SPM_SHIM_EXCEPTIONS_VMA
112# define SPM_SHIM_EXCEPTIONS_VMA RAM
113# endif /* SPM_SHIM_EXCEPTIONS_VMA */
Ard Biesheuvel447d56f2019-01-06 10:07:24 +0100114
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100115 /*
116 * Exception vectors of the SPM shim layer. They must be aligned to a 2K
Chris Kay4b7660a2022-09-29 14:36:53 +0100117 * address but we need to place them in a separate page so that we can set
118 * individual permissions on them, so the actual alignment needed is the
119 * page size.
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100120 *
121 * There's no need to include this into the RO section of BL31 because it
122 * doesn't need to be accessed by BL31.
123 */
Chris Kay33bfc5e2023-02-14 11:30:04 +0000124 .spm_shim_exceptions : ALIGN(PAGE_SIZE) {
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100125 __SPM_SHIM_EXCEPTIONS_START__ = .;
Chris Kay4b7660a2022-09-29 14:36:53 +0100126
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100127 *(.spm_shim_exceptions)
Chris Kay4b7660a2022-09-29 14:36:53 +0100128
Roberto Vargasd93fde32018-04-11 11:53:31 +0100129 . = ALIGN(PAGE_SIZE);
Chris Kay4b7660a2022-09-29 14:36:53 +0100130
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100131 __SPM_SHIM_EXCEPTIONS_END__ = .;
Ard Biesheuvel447d56f2019-01-06 10:07:24 +0100132 } >SPM_SHIM_EXCEPTIONS_VMA AT>RAM
133
Chris Kay33bfc5e2023-02-14 11:30:04 +0000134 PROVIDE(__SPM_SHIM_EXCEPTIONS_LMA__ = LOADADDR(.spm_shim_exceptions));
Chris Kay4b7660a2022-09-29 14:36:53 +0100135
Chris Kay33bfc5e2023-02-14 11:30:04 +0000136 . = LOADADDR(.spm_shim_exceptions) + SIZEOF(.spm_shim_exceptions);
Nishant Sharma341b3112023-10-12 10:43:16 +0100137#endif /* SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP) */
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100138
Chris Kay4b7660a2022-09-29 14:36:53 +0100139 __RW_START__ = .;
Achin Guptae9c4a642015-09-11 16:03:13 +0100140
Masahiro Yamadac5864d82020-04-22 10:50:12 +0900141 DATA_SECTION >RAM
Masahiro Yamada85fa00e2020-04-22 11:27:55 +0900142 RELA_SECTION >RAM
Soby Mathew4e28c202018-10-14 08:09:22 +0100143
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100144#ifdef BL31_PROGBITS_LIMIT
Boyan Karatotev3e0e7892023-03-30 14:56:45 +0100145 ASSERT(
146 . <= BL31_PROGBITS_LIMIT,
147 "BL31 progbits has exceeded its limit. Consider disabling some features."
148 )
Chris Kay4b7660a2022-09-29 14:36:53 +0100149#endif /* BL31_PROGBITS_LIMIT */
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100150
Samuel Holland31a14e12018-10-17 21:40:18 -0500151#if SEPARATE_NOBITS_REGION
Madhukar Pappireddyf4e6ea62020-01-27 15:32:15 -0600152 . = ALIGN(PAGE_SIZE);
Chris Kay4b7660a2022-09-29 14:36:53 +0100153
Samuel Holland31a14e12018-10-17 21:40:18 -0500154 __RW_END__ = .;
155 __BL31_END__ = .;
156
157 ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")
158
159 . = BL31_NOBITS_BASE;
Chris Kay4b7660a2022-09-29 14:36:53 +0100160
Samuel Holland31a14e12018-10-17 21:40:18 -0500161 ASSERT(. == ALIGN(PAGE_SIZE),
Chris Kay4b7660a2022-09-29 14:36:53 +0100162 "BL31 NOBITS base address is not aligned on a page boundary.")
Samuel Holland31a14e12018-10-17 21:40:18 -0500163
164 __NOBITS_START__ = .;
Chris Kay4b7660a2022-09-29 14:36:53 +0100165#endif /* SEPARATE_NOBITS_REGION */
Samuel Holland31a14e12018-10-17 21:40:18 -0500166
Masahiro Yamada403990e2020-04-07 13:04:24 +0900167 STACK_SECTION >NOBITS
Masahiro Yamadadd053b62020-03-26 13:16:33 +0900168 BSS_SECTION >NOBITS
Masahiro Yamada0b67e562020-03-09 17:39:48 +0900169 XLAT_TABLE_SECTION >NOBITS
Achin Guptaa0cd9892014-02-09 13:30:38 +0000170
Soby Mathew2ae20432015-01-08 18:02:44 +0000171#if USE_COHERENT_MEM
Achin Guptaa0cd9892014-02-09 13:30:38 +0000172 /*
Chris Kay4b7660a2022-09-29 14:36:53 +0100173 * The base address of the coherent memory section must be page-aligned to
174 * guarantee that the coherent data are stored on their own pages and are
175 * not mixed with normal data. This is required to set up the correct
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000176 * memory attributes for the coherent data page tables.
177 */
Chris Kay33bfc5e2023-02-14 11:30:04 +0000178 .coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000179 __COHERENT_RAM_START__ = .;
Chris Kay4b7660a2022-09-29 14:36:53 +0100180
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100181 /*
Chris Kay4b7660a2022-09-29 14:36:53 +0100182 * Bakery locks are stored in coherent memory. Each lock's data is
183 * contiguous and fully allocated by the compiler.
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100184 */
Chris Kay33bfc5e2023-02-14 11:30:04 +0000185 *(.bakery_lock)
186 *(.tzfw_coherent_mem)
Chris Kay4b7660a2022-09-29 14:36:53 +0100187
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000188 __COHERENT_RAM_END_UNALIGNED__ = .;
Chris Kay4b7660a2022-09-29 14:36:53 +0100189
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000190 /*
Chris Kay4b7660a2022-09-29 14:36:53 +0100191 * Memory page(s) mapped to this section will be marked as device
192 * memory. No other unexpected data must creep in. Ensure the rest of
193 * the current memory page is unused.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000194 */
Roberto Vargasd93fde32018-04-11 11:53:31 +0100195 . = ALIGN(PAGE_SIZE);
Chris Kay4b7660a2022-09-29 14:36:53 +0100196
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000197 __COHERENT_RAM_END__ = .;
Samuel Holland31a14e12018-10-17 21:40:18 -0500198 } >NOBITS
Chris Kay4b7660a2022-09-29 14:36:53 +0100199#endif /* USE_COHERENT_MEM */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200
Samuel Holland31a14e12018-10-17 21:40:18 -0500201#if SEPARATE_NOBITS_REGION
Samuel Holland31a14e12018-10-17 21:40:18 -0500202 __NOBITS_END__ = .;
203
204 ASSERT(. <= BL31_NOBITS_LIMIT, "BL31 NOBITS region has exceeded its limit.")
Chris Kay4b7660a2022-09-29 14:36:53 +0100205#else /* SEPARATE_NOBITS_REGION */
Achin Guptae9c4a642015-09-11 16:03:13 +0100206 __RW_END__ = .;
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000207 __BL31_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208
Samuel Holland322df2a2022-04-08 22:22:04 -0500209 ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")
Chris Kay4b7660a2022-09-29 14:36:53 +0100210#endif /* SEPARATE_NOBITS_REGION */
Harrison Mutai8d6b7412023-04-19 09:30:15 +0100211 RAM_REGION_END = .;
Samuel Holland322df2a2022-04-08 22:22:04 -0500212
Masahiro Yamadad3e7baa2020-01-17 13:44:50 +0900213 /DISCARD/ : {
214 *(.dynsym .dynstr .hash .gnu.hash)
215 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100216}