blob: f408992e71e22b3821807b40efe9953d056d47cd [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Michal Simek2a47faa2023-04-14 08:43:51 +02002 * Copyright (c) 2013-2021, Arm Limited and Contributors. All rights reserved.
Michal Simekd4ff2722023-04-20 08:01:03 +02003 * Copyright (c) 2023, Advanced Micro Devices, Inc. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08006 */
7
8#include <assert.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -08009#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <bl31/bl31.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053014#include <common/fdt_fixup.h>
15#include <common/fdt_wrappers.h>
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070016#include <drivers/arm/dcc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <drivers/console.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053018#include <lib/mmio.h>
19#include <libfdt.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000020#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <plat/common/platform.h>
22
Amit Nagal71e1ffc2023-02-23 21:37:23 +053023#include <custom_svc.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000024#include <plat_private.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053025#include <plat_startup.h>
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070026#include <zynqmp_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000027
Michal Simek53865b02021-05-27 09:42:37 +020028
Soren Brinkmann76fcae32016-03-06 20:16:27 -080029static entry_point_info_t bl32_image_ep_info;
30static entry_point_info_t bl33_image_ep_info;
31
32/*
33 * Return a pointer to the 'entry_point_info' structure of the next image for
34 * the security state specified. BL33 corresponds to the non-secure image type
35 * while BL32 corresponds to the secure image type. A NULL pointer is returned
36 * if the image does not exist.
37 */
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053038struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080039{
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053040 entry_point_info_t *next_image_info;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080041
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053042 assert(sec_state_is_valid(type));
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070043 if (type == NON_SECURE) {
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053044 next_image_info = &bl33_image_ep_info;
45 } else {
46 next_image_info = &bl32_image_ep_info;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070047 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -080048
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053049 return next_image_info;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080050}
51
52/*
Alistair Francisb8d474f2017-11-30 16:21:21 -080053 * Set the build time defaults. We want to do this when doing a JTAG boot
54 * or if we can't find any other config data.
55 */
56static inline void bl31_set_default_config(void)
57{
58 bl32_image_ep_info.pc = BL32_BASE;
59 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
60 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
61 bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
62 DISABLE_ALL_EXCEPTIONS);
63}
64
65/*
Soren Brinkmann76fcae32016-03-06 20:16:27 -080066 * Perform any BL31 specific platform actions. Here is an opportunity to copy
John Tsichritzisd653d332018-09-14 10:34:57 +010067 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
Soren Brinkmann76fcae32016-03-06 20:16:27 -080068 * are lost (potentially). This needs to be done before the MMU is initialized
69 * so that the memory layout can be used while creating page tables.
70 */
Antonio Nino Diaz012c8bf2018-09-24 17:16:52 +010071void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
72 u_register_t arg2, u_register_t arg3)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080073{
Prasad Kummarie0783112023-04-26 11:02:07 +053074 uint64_t tfa_handoff_addr;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080075
Venkatesh Yadav Abbarapu0bd80de2021-12-19 21:32:00 -070076 if (ZYNQMP_CONSOLE_IS(cadence) || (ZYNQMP_CONSOLE_IS(cadence1))) {
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070077 /* Register the console to provide early debug support */
78 static console_t bl31_boot_console;
79 (void)console_cdns_register(ZYNQMP_UART_BASE,
80 zynqmp_get_uart_clk(),
81 ZYNQMP_UART_BAUDRATE,
82 &bl31_boot_console);
83 console_set_scope(&bl31_boot_console,
Michal Simek2f4c07e2023-09-20 10:32:48 +020084 CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_BOOT |
85 CONSOLE_FLAG_CRASH);
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070086 } else if (ZYNQMP_CONSOLE_IS(dcc)) {
87 /* Initialize the dcc console for debug */
Venkatesh Yadav Abbarapue7c45382022-05-19 14:49:49 +053088 int32_t rc = console_dcc_register();
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070089 if (rc == 0) {
90 panic();
91 }
Venkatesh Yadav Abbarapuccf6da72022-05-04 14:23:32 +053092 } else {
93 ERROR("BL31: No console device found.\n");
Venkatesh Yadav Abbarapu34fbf1f2020-11-27 04:45:01 -070094 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -080095 /* Initialize the platform config for future decision making */
96 zynqmp_config_setup();
97
Soren Brinkmann76fcae32016-03-06 20:16:27 -080098 /*
99 * Do initial security configuration to allow DRAM/device access. On
100 * Base ZYNQMP only DRAM security is programmable (via TrustZone), but
101 * other platforms might have more programmable security devices
102 * present.
103 */
104
Michal Simekef8f5592015-06-15 14:22:50 +0200105 /* Populate common information for BL32 and BL33 */
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800106 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
107 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800108 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800109 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
110
Prasad Kummarie0783112023-04-26 11:02:07 +0530111 tfa_handoff_addr = mmio_read_32(PMU_GLOBAL_GEN_STORAGE6);
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -0700112
Michal Simekef8f5592015-06-15 14:22:50 +0200113 if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) {
Alistair Francisb8d474f2017-11-30 16:21:21 -0800114 bl31_set_default_config();
Michal Simekef8f5592015-06-15 14:22:50 +0200115 } else {
Prasad Kummari07795fa2023-06-08 21:36:38 +0530116 /* use parameters from XBL */
117 enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info,
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -0700118 &bl33_image_ep_info,
Prasad Kummarie0783112023-04-26 11:02:07 +0530119 tfa_handoff_addr);
Prasad Kummari07795fa2023-06-08 21:36:38 +0530120 if (ret != XBL_HANDOFF_SUCCESS) {
Siva Durga Prasad Paladugu8f499722018-05-17 15:17:46 +0530121 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700122 }
Michal Simekef8f5592015-06-15 14:22:50 +0200123 }
Venkatesh Yadav Abbarapu3a33f932022-05-04 14:27:56 +0530124 if (bl32_image_ep_info.pc != 0) {
Akshay Belsarede7a1cc2023-03-27 10:41:54 +0530125 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
Venkatesh Yadav Abbarapu621c1b22020-01-10 03:01:35 -0700126 }
Venkatesh Yadav Abbarapu3a33f932022-05-04 14:27:56 +0530127 if (bl33_image_ep_info.pc != 0) {
Akshay Belsarede7a1cc2023-03-27 10:41:54 +0530128 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
Venkatesh Yadav Abbarapu621c1b22020-01-10 03:01:35 -0700129 }
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530130
131 custom_early_setup();
132
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800133}
134
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530135#if ZYNQMP_WDT_RESTART
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530136static zynmp_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530137
138int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
139{
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530140 static uint32_t index;
141 uint32_t i;
142
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530143 /* Validate 'handler' and 'id' parameters */
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530144 if (!handler || index >= MAX_INTR_EL3) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530145 return -EINVAL;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700146 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530147
148 /* Check if a handler has already been registered */
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530149 for (i = 0; i < index; i++) {
150 if (id == type_el3_interrupt_table[i].id) {
151 return -EALREADY;
152 }
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700153 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530154
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530155 type_el3_interrupt_table[index].id = id;
156 type_el3_interrupt_table[index].handler = handler;
157
158 index++;
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530159
160 return 0;
161}
162
163static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
164 void *handle, void *cookie)
165{
166 uint32_t intr_id;
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530167 uint32_t i;
168 interrupt_type_handler_t handler = NULL;
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530169
170 intr_id = plat_ic_get_pending_interrupt_id();
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530171
172 for (i = 0; i < MAX_INTR_EL3; i++) {
173 if (intr_id == type_el3_interrupt_table[i].id) {
174 handler = type_el3_interrupt_table[i].handler;
175 }
176 }
177
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700178 if (handler != NULL) {
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530179 return handler(intr_id, flags, handle, cookie);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700180 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530181
182 return 0;
183}
184#endif
185
Akshay Belsareec0afc82023-02-27 12:04:26 +0530186#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simek53865b02021-05-27 09:42:37 +0200187static void prepare_dtb(void)
188{
189 void *dtb = (void *)XILINX_OF_BOARD_DTB_ADDR;
190 int ret;
191
192 /* Return if no device tree is detected */
193 if (fdt_check_header(dtb) != 0) {
Michal Simeka76c5fd2022-09-14 09:29:50 +0200194 NOTICE("Can't read DT at %p\n", dtb);
Michal Simek53865b02021-05-27 09:42:37 +0200195 return;
196 }
197
198 ret = fdt_open_into(dtb, dtb, XILINX_OF_BOARD_DTB_MAX_SIZE);
199 if (ret < 0) {
200 ERROR("Invalid Device Tree at %p: error %d\n", dtb, ret);
201 return;
202 }
203
204 if (dt_add_psci_node(dtb)) {
205 ERROR("Failed to add PSCI Device Tree node\n");
206 return;
207 }
208
209 if (dt_add_psci_cpu_enable_methods(dtb)) {
210 ERROR("Failed to add PSCI cpu enable methods in Device Tree\n");
211 return;
212 }
213
214 /* Reserve memory used by Trusted Firmware. */
Michal Simek7c754892023-02-13 13:11:28 +0100215 if (fdt_add_reserved_memory(dtb, "tf-a", BL31_BASE,
Michal Simek0add7e82023-06-02 15:07:05 +0200216 (size_t) (BL31_LIMIT - BL31_BASE))) {
Michal Simek7c754892023-02-13 13:11:28 +0100217 WARN("Failed to add reserved memory nodes for BL31 to DT.\n");
Michal Simek53865b02021-05-27 09:42:37 +0200218 }
219
220 ret = fdt_pack(dtb);
221 if (ret < 0) {
222 ERROR("Failed to pack Device Tree at %p: error %d\n", dtb, ret);
223 }
224
225 clean_dcache_range((uintptr_t)dtb, fdt_blob_size(dtb));
226 INFO("Changed device tree to advertise PSCI and reserved memories.\n");
227}
228#endif
229
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800230void bl31_platform_setup(void)
231{
Akshay Belsareec0afc82023-02-27 12:04:26 +0530232#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simekeb2c0c02023-02-13 14:35:21 +0100233 prepare_dtb();
Michal Simek53865b02021-05-27 09:42:37 +0200234#endif
235
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800236 /* Initialize the gic cpu and distributor interfaces */
237 plat_arm_gic_driver_init();
238 plat_arm_gic_init();
239}
240
241void bl31_plat_runtime_setup(void)
242{
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530243#if ZYNQMP_WDT_RESTART
244 uint64_t flags = 0;
245 uint64_t rc;
246
247 set_interrupt_rm_flag(flags, NON_SECURE);
248 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
249 rdo_el3_interrupt_handler, flags);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700250 if (rc) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530251 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700252 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530253#endif
Akshay Belsaree8af4da2023-04-06 11:09:20 +0530254
255 custom_runtime_setup();
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800256}
257
258/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100259 * Perform the very early platform specific architectural setup here.
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800260 */
261void bl31_plat_arch_setup(void)
262{
263 plat_arm_interconnect_init();
264 plat_arm_interconnect_enter_coherency();
265
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100266 const mmap_region_t bl_regions[] = {
Akshay Belsareec0afc82023-02-27 12:04:26 +0530267#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simek53865b02021-05-27 09:42:37 +0200268 MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE,
269 MT_MEMORY | MT_RW | MT_NS),
270#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100271 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
272 MT_MEMORY | MT_RW | MT_SECURE),
273 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
274 MT_CODE | MT_SECURE),
275 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
276 MT_RO_DATA | MT_SECURE),
277 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
278 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
279 MT_DEVICE | MT_RW | MT_SECURE),
280 {0}
281 };
282
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530283 custom_mmap_add();
284
Roberto Vargas344ff022018-10-19 16:44:18 +0100285 setup_page_tables(bl_regions, plat_arm_get_mmap());
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100286 enable_mmu_el3(0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800287}