blob: 012b779c774ecc6f79c3f428972ac54b606f2d63 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +000031#include <arch.h>
Andrew Thoelke38bde412014-03-18 13:46:55 +000032#include <asm_macros.S>
Achin Gupta4f6ad662013-10-25 09:08:21 +010033
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000034 .globl bl1_entrypoint
Achin Gupta4f6ad662013-10-25 09:08:21 +010035
36
Achin Gupta4f6ad662013-10-25 09:08:21 +010037 /* -----------------------------------------------------
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000038 * bl1_entrypoint() is the entry point into the trusted
Achin Gupta4f6ad662013-10-25 09:08:21 +010039 * firmware code when a cpu is released from warm or
40 * cold reset.
41 * -----------------------------------------------------
42 */
43
Andrew Thoelke38bde412014-03-18 13:46:55 +000044func bl1_entrypoint
Achin Gupta4f6ad662013-10-25 09:08:21 +010045 /* ---------------------------------------------
46 * Perform any processor specific actions upon
47 * reset e.g. cache, tlb invalidations etc.
48 * ---------------------------------------------
49 */
50 bl cpu_reset_handler
51
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +000052 /* ---------------------------------------------
53 * Set the exception vector to something sane.
54 * ---------------------------------------------
55 */
Sandrine Bailleux4d052752014-03-24 10:24:08 +000056 adr x0, bl1_exceptions
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +000057 msr vbar_el3, x0
58
Harry Liebel4f603682014-01-14 18:11:48 +000059 /* ---------------------------------------------------------------------
60 * The initial state of the Architectural feature trap register
61 * (CPTR_EL3) is unknown and it must be set to a known state. All
62 * feature traps are disabled. Some bits in this register are marked as
63 * Reserved and should not be modified.
64 *
65 * CPTR_EL3.TCPAC: This causes a direct access to the CPACR_EL1 from EL1
66 * or the CPTR_EL2 from EL2 to trap to EL3 unless it is trapped at EL2.
67 * CPTR_EL3.TTA: This causes access to the Trace functionality to trap
68 * to EL3 when executed from EL0, EL1, EL2, or EL3. If system register
69 * access to trace functionality is not supported, this bit is RES0.
70 * CPTR_EL3.TFP: This causes instructions that access the registers
71 * associated with Floating Point and Advanced SIMD execution to trap
72 * to EL3 when executed from any exception level, unless trapped to EL1
73 * or EL2.
74 * ---------------------------------------------------------------------
75 */
76 mrs x0, cptr_el3
77 bic w0, w0, #TCPAC_BIT
78 bic w0, w0, #TTA_BIT
79 bic w0, w0, #TFP_BIT
80 msr cptr_el3, x0
81
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +000082 /* ---------------------------------------------
83 * Enable the instruction cache.
84 * ---------------------------------------------
85 */
86 mrs x0, sctlr_el3
87 orr x0, x0, #SCTLR_I_BIT
88 msr sctlr_el3, x0
89
90 isb
91
Achin Gupta4f6ad662013-10-25 09:08:21 +010092_wait_for_entrypoint:
93 /* ---------------------------------------------
94 * Find the type of reset and jump to handler
95 * if present. If the handler is null then it is
96 * a cold boot. The primary cpu will set up the
97 * platform while the secondaries wait for
98 * their turn to be woken up
99 * ---------------------------------------------
100 */
101 bl read_mpidr
102 bl platform_get_entrypoint
103 cbnz x0, _do_warm_boot
104 bl read_mpidr
105 bl platform_is_primary_cpu
106 cbnz x0, _do_cold_boot
107
108 /* ---------------------------------------------
109 * Perform any platform specific secondary cpu
110 * actions
111 * ---------------------------------------------
112 */
113 bl plat_secondary_cold_boot_setup
114 b _wait_for_entrypoint
115
116_do_cold_boot:
117 /* ---------------------------------------------
Sandrine Bailleux65f546a2013-11-28 09:43:06 +0000118 * Init C runtime environment.
119 * - Zero-initialise the NOBITS sections.
120 * There are 2 of them:
121 * - the .bss section;
122 * - the coherent memory section.
123 * - Copy the data section from BL1 image
124 * (stored in ROM) to the correct location
125 * in RAM.
126 * ---------------------------------------------
127 */
128 ldr x0, =__BSS_START__
129 ldr x1, =__BSS_SIZE__
130 bl zeromem16
131
132 ldr x0, =__COHERENT_RAM_START__
133 ldr x1, =__COHERENT_RAM_UNALIGNED_SIZE__
134 bl zeromem16
135
136 ldr x0, =__DATA_RAM_START__
137 ldr x1, =__DATA_ROM_START__
138 ldr x2, =__DATA_SIZE__
139 bl memcpy16
140
141 /* ---------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100142 * Initialize platform and jump to our c-entry
143 * point for this type of reset
144 * ---------------------------------------------
145 */
146 adr x0, bl1_main
147 bl platform_cold_boot_init
148 b _panic
149
150_do_warm_boot:
151 /* ---------------------------------------------
152 * Jump to BL31 for all warm boot init.
153 * ---------------------------------------------
154 */
155 blr x0
156_panic:
157 b _panic