blob: 461ea73a408659af6200ffa4893bfaab9282edaf [file] [log] [blame]
Manish V Badarkhe20df29c2021-07-02 09:10:56 +01001/*
Boyan Karatotev6468d4a2023-02-16 15:12:45 +00002 * Copyright (c) 2021-2023, Arm Limited. All rights reserved.
Manish V Badarkhe20df29c2021-07-02 09:10:56 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
Jayanth Dodderi Chidananda793ccc2022-05-19 14:08:28 +01008#include <arch_features.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +01009#include <arch_helpers.h>
10#include <lib/el3_runtime/pubsub.h>
11#include <lib/extensions/trbe.h>
12
13static void tsb_csync(void)
14{
15 /*
16 * The assembler does not yet understand the tsb csync mnemonic
17 * so use the equivalent hint instruction.
18 */
19 __asm__ volatile("hint #18");
20}
21
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000022void trbe_init_el3(void)
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010023{
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000024 u_register_t val;
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010025
Andre Przywara191eff62022-11-17 16:42:09 +000026 /*
27 * MDCR_EL3.NSTB = 0b11
28 * Allow access of trace buffer control registers from NS-EL1
29 * and NS-EL2, tracing is prohibited in Secure and Realm state
30 * (if implemented).
31 */
32 val = read_mdcr_el3();
33 val |= MDCR_NSTB(MDCR_NSTB_EL1);
34 write_mdcr_el3(val);
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010035}
36
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000037void trbe_init_el2_unused(void)
38{
39 /*
40 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
41 * owning exception level is NS-EL1 and, tracing is
42 * prohibited at NS-EL2. These bits are RES0 when
43 * FEAT_TRBE is not implemented.
44 */
45 write_mdcr_el2(read_mdcr_el2() & ~MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
46}
47
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010048static void *trbe_drain_trace_buffers_hook(const void *arg __unused)
49{
Andre Przywara191eff62022-11-17 16:42:09 +000050 if (is_feat_trbe_supported()) {
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010051 /*
52 * Before switching from normal world to secure world
53 * the trace buffers need to be drained out to memory. This is
54 * required to avoid an invalid memory access when TTBR is switched
55 * for entry to S-EL1.
56 */
57 tsb_csync();
58 dsbnsh();
59 }
60
61 return (void *)0;
62}
63
64SUBSCRIBE_TO_EVENT(cm_entering_secure_world, trbe_drain_trace_buffers_hook);