Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 1 | /* |
Antonio Nino Diaz | 3207e94 | 2017-04-06 14:46:38 +0100 | [diff] [blame] | 2 | * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <arch.h> |
| 8 | #include <assert.h> |
| 9 | #include <cci.h> |
| 10 | #include <debug.h> |
| 11 | #include <mmio.h> |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 12 | #include <stdint.h> |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 13 | |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 14 | #define MAKE_CCI_PART_NUMBER(hi, lo) ((hi << 8) | lo) |
| 15 | #define CCI_PART_LO_MASK 0xff |
| 16 | #define CCI_PART_HI_MASK 0xf |
| 17 | |
| 18 | /* CCI part number codes read from Peripheral ID registers 0 and 1 */ |
| 19 | #define CCI400_PART_NUM 0x420 |
| 20 | #define CCI500_PART_NUM 0x422 |
| 21 | #define CCI550_PART_NUM 0x423 |
| 22 | |
| 23 | #define CCI400_SLAVE_PORTS 5 |
| 24 | #define CCI500_SLAVE_PORTS 7 |
| 25 | #define CCI550_SLAVE_PORTS 7 |
| 26 | |
| 27 | static uintptr_t cci_base; |
| 28 | static const int *cci_slave_if_map; |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 29 | |
Antonio Nino Diaz | 3759e3f | 2017-03-22 15:48:51 +0000 | [diff] [blame] | 30 | #if ENABLE_ASSERTIONS |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 31 | static unsigned int max_master_id; |
| 32 | static int cci_num_slave_ports; |
| 33 | |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 34 | static int validate_cci_map(const int *map) |
| 35 | { |
| 36 | unsigned int valid_cci_map = 0; |
| 37 | int slave_if_id; |
| 38 | int i; |
| 39 | |
| 40 | /* Validate the map */ |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 41 | for (i = 0; i <= max_master_id; i++) { |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 42 | slave_if_id = map[i]; |
| 43 | |
| 44 | if (slave_if_id < 0) |
| 45 | continue; |
| 46 | |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 47 | if (slave_if_id >= cci_num_slave_ports) { |
Antonio Nino Diaz | 3207e94 | 2017-04-06 14:46:38 +0100 | [diff] [blame] | 48 | ERROR("Slave interface ID is invalid\n"); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 49 | return 0; |
| 50 | } |
| 51 | |
| 52 | if (valid_cci_map & (1 << slave_if_id)) { |
Antonio Nino Diaz | 3207e94 | 2017-04-06 14:46:38 +0100 | [diff] [blame] | 53 | ERROR("Multiple masters are assigned same slave interface ID\n"); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 54 | return 0; |
| 55 | } |
| 56 | valid_cci_map |= 1 << slave_if_id; |
| 57 | } |
| 58 | |
| 59 | if (!valid_cci_map) { |
Antonio Nino Diaz | 3207e94 | 2017-04-06 14:46:38 +0100 | [diff] [blame] | 60 | ERROR("No master is assigned a valid slave interface\n"); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 61 | return 0; |
| 62 | } |
| 63 | |
| 64 | return 1; |
| 65 | } |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 66 | |
| 67 | /* |
| 68 | * Read CCI part number from Peripheral ID registers |
| 69 | */ |
| 70 | static unsigned int read_cci_part_number(uintptr_t base) |
| 71 | { |
| 72 | unsigned int part_lo, part_hi; |
| 73 | |
| 74 | part_lo = mmio_read_32(base + PERIPHERAL_ID0) & CCI_PART_LO_MASK; |
| 75 | part_hi = mmio_read_32(base + PERIPHERAL_ID1) & CCI_PART_HI_MASK; |
| 76 | |
| 77 | return MAKE_CCI_PART_NUMBER(part_hi, part_lo); |
| 78 | } |
| 79 | |
| 80 | /* |
| 81 | * Identify a CCI device, and return the number of slaves. Return -1 for an |
| 82 | * unidentified device. |
| 83 | */ |
| 84 | static int get_slave_ports(unsigned int part_num) |
| 85 | { |
| 86 | /* Macro to match CCI products */ |
| 87 | #define RET_ON_MATCH(product) \ |
| 88 | case CCI ## product ## _PART_NUM: \ |
| 89 | return CCI ## product ## _SLAVE_PORTS |
| 90 | |
| 91 | switch (part_num) { |
| 92 | |
| 93 | RET_ON_MATCH(400); |
| 94 | RET_ON_MATCH(500); |
| 95 | RET_ON_MATCH(550); |
| 96 | |
| 97 | default: |
| 98 | return -1; |
| 99 | } |
| 100 | |
| 101 | #undef RET_ON_MATCH |
| 102 | } |
Antonio Nino Diaz | 3759e3f | 2017-03-22 15:48:51 +0000 | [diff] [blame] | 103 | #endif /* ENABLE_ASSERTIONS */ |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 104 | |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 105 | void cci_init(uintptr_t base, const int *map, unsigned int num_cci_masters) |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 106 | { |
| 107 | assert(map); |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 108 | assert(base); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 109 | |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 110 | cci_base = base; |
| 111 | cci_slave_if_map = map; |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 112 | |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 113 | #if ENABLE_ASSERTIONS |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 114 | /* |
| 115 | * Master Id's are assigned from zero, So in an array of size n |
| 116 | * the max master id is (n - 1). |
| 117 | */ |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 118 | max_master_id = num_cci_masters - 1; |
| 119 | cci_num_slave_ports = get_slave_ports(read_cci_part_number(base)); |
| 120 | #endif |
| 121 | assert(cci_num_slave_ports >= 0); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 122 | |
| 123 | assert(validate_cci_map(map)); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 124 | } |
| 125 | |
| 126 | void cci_enable_snoop_dvm_reqs(unsigned int master_id) |
| 127 | { |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 128 | int slave_if_id = cci_slave_if_map[master_id]; |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 129 | |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 130 | assert(master_id <= max_master_id); |
| 131 | assert((slave_if_id < cci_num_slave_ports) && (slave_if_id >= 0)); |
| 132 | assert(cci_base); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 133 | |
| 134 | /* |
| 135 | * Enable Snoops and DVM messages, no need for Read/Modify/Write as |
| 136 | * rest of bits are write ignore |
| 137 | */ |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 138 | mmio_write_32(cci_base + |
| 139 | SLAVE_IFACE_OFFSET(slave_if_id) + SNOOP_CTRL_REG, |
| 140 | DVM_EN_BIT | SNOOP_EN_BIT); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 141 | |
| 142 | /* Wait for the dust to settle down */ |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 143 | while (mmio_read_32(cci_base + STATUS_REG) & CHANGE_PENDING_BIT) |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 144 | ; |
| 145 | } |
| 146 | |
| 147 | void cci_disable_snoop_dvm_reqs(unsigned int master_id) |
| 148 | { |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 149 | int slave_if_id = cci_slave_if_map[master_id]; |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 150 | |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 151 | assert(master_id <= max_master_id); |
| 152 | assert((slave_if_id < cci_num_slave_ports) && (slave_if_id >= 0)); |
| 153 | assert(cci_base); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 154 | |
| 155 | /* |
| 156 | * Disable Snoops and DVM messages, no need for Read/Modify/Write as |
| 157 | * rest of bits are write ignore. |
| 158 | */ |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 159 | mmio_write_32(cci_base + |
| 160 | SLAVE_IFACE_OFFSET(slave_if_id) + SNOOP_CTRL_REG, |
| 161 | ~(DVM_EN_BIT | SNOOP_EN_BIT)); |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 162 | |
| 163 | /* Wait for the dust to settle down */ |
Jeenu Viswambharan | b36577a | 2017-07-19 17:07:00 +0100 | [diff] [blame] | 164 | while (mmio_read_32(cci_base + STATUS_REG) & CHANGE_PENDING_BIT) |
Vikram Kanigiri | 40d468c | 2014-12-23 01:00:22 +0000 | [diff] [blame] | 165 | ; |
| 166 | } |
| 167 | |