blob: ba8df2a8744f6d4ed1be956167de15860b38e30e [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Rohit Mathewf085b872023-12-20 17:29:18 +00002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaz05fdb832018-10-25 16:53:04 +01006#ifndef PLAT_ARM_H
7#define PLAT_ARM_H
Dan Handley9df48042015-03-19 18:58:55 +00008
Louis Mayencourt70d7c092020-01-29 11:42:31 +00009#include <stdbool.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
Harrison Mutai91ce7c92023-12-01 15:50:00 +000012#include <common/desc_image_load.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <drivers/arm/tzc_common.h>
14#include <lib/bakery_lock.h>
15#include <lib/cassert.h>
16#include <lib/el3_runtime/cpu_data.h>
Rohit Mathewf085b872023-12-20 17:29:18 +000017#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/spinlock.h>
Harrison Mutai91ce7c92023-12-01 15:50:00 +000019#include <lib/transfer_list.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <lib/utils_def.h>
21#include <lib/xlat_tables/xlat_tables_compat.h>
Dan Handley9df48042015-03-19 18:58:55 +000022
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010023/*******************************************************************************
24 * Forward declarations
25 ******************************************************************************/
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010026struct meminfo;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010027struct image_info;
Soby Mathew96a1c6b2018-01-15 14:45:33 +000028struct bl_params;
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010029
Summer Qin5ce394c2018-03-12 11:28:26 +080030typedef struct arm_tzc_regions_info {
31 unsigned long long base;
32 unsigned long long end;
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010033 unsigned int sec_attr;
Summer Qin5ce394c2018-03-12 11:28:26 +080034 unsigned int nsaid_permissions;
35} arm_tzc_regions_info_t;
36
Rohit Mathewf085b872023-12-20 17:29:18 +000037typedef struct arm_gpt_info {
38 pas_region_t *pas_region_base;
39 unsigned int pas_region_count;
40 uintptr_t l0_base;
41 uintptr_t l1_base;
42 size_t l0_size;
43 size_t l1_size;
44 gpccr_pps_e pps;
45 gpccr_pgs_e pgs;
46} arm_gpt_info_t;
47
Summer Qin5ce394c2018-03-12 11:28:26 +080048/*******************************************************************************
49 * Default mapping definition of the TrustZone Controller for ARM standard
50 * platforms.
51 * Configure:
52 * - Region 0 with no access;
53 * - Region 1 with secure access only;
54 * - the remaining DRAM regions access from the given Non-Secure masters.
55 ******************************************************************************/
Manish V Badarkhe19c72182023-09-01 07:54:33 +010056
57#if ENABLE_RME
58#define ARM_TZC_RME_REGIONS_DEF \
59 {ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\
60 {ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0}, \
61 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
62 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
63 /* Realm and Shared area share the same PAS */ \
64 {ARM_REALM_BASE, ARM_EL3_RMM_SHARED_END, ARM_TZC_NS_DRAM_S_ACCESS, \
65 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
66 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
67 PLAT_ARM_TZC_NS_DEV_ACCESS}
68#endif
69
Nishant Sharmae78ef3d2023-10-12 10:37:54 +010070#if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
Summer Qin5ce394c2018-03-12 11:28:26 +080071#define ARM_TZC_REGIONS_DEF \
Summer Qin5ce394c2018-03-12 11:28:26 +080072 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
73 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
Olivier Deprez49c3dd02024-06-11 14:50:12 +020074 {ARM_AP_TZC_DRAM1_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE - 1), \
75 TZC_REGION_S_RDWR, 0}, \
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +010076 {PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE + \
Olivier Deprez49c3dd02024-06-11 14:50:12 +020077 PLAT_SP_IMAGE_NS_BUF_SIZE - 1), TZC_REGION_S_NONE, \
78 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
79 {PLAT_SP_IMAGE_STACK_BASE, ARM_EL3_TZC_DRAM1_END, \
80 TZC_REGION_S_RDWR, 0}, \
81 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
Summer Qin5ce394c2018-03-12 11:28:26 +080082 PLAT_ARM_TZC_NS_DEV_ACCESS}
83
Zelalem Awekec43c5632021-07-12 23:41:05 -050084#elif ENABLE_RME
Manish V Badarkhe19c72182023-09-01 07:54:33 +010085#if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \
86MEASURED_BOOT
87#define ARM_TZC_REGIONS_DEF \
88 ARM_TZC_RME_REGIONS_DEF, \
89 {ARM_EVENT_LOG_DRAM1_BASE, ARM_EVENT_LOG_DRAM1_END, \
90 TZC_REGION_S_RDWR, 0}
91#else
92#define ARM_TZC_REGIONS_DEF \
93 ARM_TZC_RME_REGIONS_DEF
94#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -050095
Summer Qin5ce394c2018-03-12 11:28:26 +080096#else
97#define ARM_TZC_REGIONS_DEF \
Zelalem Awekec43c5632021-07-12 23:41:05 -050098 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
Summer Qin5ce394c2018-03-12 11:28:26 +080099 TZC_REGION_S_RDWR, 0}, \
100 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
101 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
102 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
103 PLAT_ARM_TZC_NS_DEV_ACCESS}
104#endif
105
Chris Kay2b54c0c2018-05-09 15:46:07 +0100106#define ARM_CASSERT_MMAP \
107 CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
108 assert_plat_arm_mmap_mismatch); \
109 CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \
110 <= MAX_MMAP_REGIONS, \
Dan Handley9df48042015-03-19 18:58:55 +0000111 assert_max_mmap_regions);
112
Roberto Vargase3adc372018-05-23 09:27:06 +0100113void arm_setup_romlib(void);
114
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700115#if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
Dan Handley9df48042015-03-19 18:58:55 +0000116/*
117 * Use this macro to instantiate lock before it is used in below
118 * arm_lock_xxx() macros
119 */
Sandrine Bailleuxceb258e2018-07-11 13:59:18 +0200120#define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock)
Soby Mathewea26bad2016-11-14 12:25:45 +0000121#define ARM_LOCK_GET_INSTANCE (&arm_lock)
Roberto Vargas00996942017-11-13 13:41:58 +0000122
123#if !HW_ASSISTED_COHERENCY
124#define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock)
125#else
126#define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock
127#endif
128#define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock)
129
Dan Handley9df48042015-03-19 18:58:55 +0000130/*
131 * These are wrapper macros to the Coherent Memory Bakery Lock API.
132 */
133#define arm_lock_init() bakery_lock_init(&arm_lock)
134#define arm_lock_get() bakery_lock_get(&arm_lock)
135#define arm_lock_release() bakery_lock_release(&arm_lock)
136
137#else
138
Dan Handley9df48042015-03-19 18:58:55 +0000139/*
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000140 * Empty macros for all other BL stages other than BL31 and BL32
Dan Handley9df48042015-03-19 18:58:55 +0000141 */
Jeenu Viswambharan749d25b2017-08-23 14:12:59 +0100142#define ARM_INSTANTIATE_LOCK static int arm_lock __unused
Soby Mathewea26bad2016-11-14 12:25:45 +0000143#define ARM_LOCK_GET_INSTANCE 0
Dan Handley9df48042015-03-19 18:58:55 +0000144#define arm_lock_init()
145#define arm_lock_get()
146#define arm_lock_release()
147
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700148#endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
Dan Handley9df48042015-03-19 18:58:55 +0000149
Soby Mathew7799cf72015-04-16 14:49:09 +0100150#if ARM_RECOM_STATE_ID_ENC
151/*
152 * Macros used to parse state information from State-ID if it is using the
153 * recommended encoding for State-ID.
154 */
155#define ARM_LOCAL_PSTATE_WIDTH 4
156#define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
157
Jayanth Dodderi Chidanand1d6c0e82024-01-29 15:23:48 +0000158/* Last in Level for the OS-initiated */
Wing Li05364b92023-01-26 18:33:43 -0800159#define ARM_LAST_AT_PLVL_MASK (ARM_LOCAL_PSTATE_MASK << \
160 (ARM_LOCAL_PSTATE_WIDTH * \
161 (PLAT_MAX_PWR_LVL + 1)))
Wing Li05364b92023-01-26 18:33:43 -0800162
Soby Mathew7799cf72015-04-16 14:49:09 +0100163/* Macros to construct the composite power state */
164
165/* Make composite power state parameter till power level 0 */
166#if PSCI_EXTENDED_STATE_ID
167
168#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
169 (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
170#else
171#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
172 (((lvl0_state) << PSTATE_ID_SHIFT) | \
173 ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
174 ((type) << PSTATE_TYPE_SHIFT))
175#endif /* __PSCI_EXTENDED_STATE_ID__ */
176
177/* Make composite power state parameter till power level 1 */
178#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
179 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
180 arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
181
Soby Mathewa869de12015-05-08 10:18:59 +0100182/* Make composite power state parameter till power level 2 */
183#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
184 (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
185 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
186
Soby Mathew7799cf72015-04-16 14:49:09 +0100187#endif /* __ARM_RECOM_STATE_ID_ENC__ */
188
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000189/* ARM State switch error codes */
190#define STATE_SW_E_PARAM (-2)
191#define STATE_SW_E_DENIED (-3)
Dan Handley9df48042015-03-19 18:58:55 +0000192
Max Shvetsov06dba292019-12-06 11:50:12 +0000193/* plat_get_rotpk_info() flags */
laurenw-arm02169532023-08-15 14:57:56 -0500194#define ARM_ROTPK_REGS_ID 1
195#define ARM_ROTPK_DEVEL_RSA_ID 2
196#define ARM_ROTPK_DEVEL_ECDSA_ID 3
laurenw-arm055199b2022-10-28 11:26:32 -0500197#define ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID 4
laurenw-arm02169532023-08-15 14:57:56 -0500198#define ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID 5
199
200#define ARM_USE_DEVEL_ROTPK \
201 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_RSA_ID) || \
202 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_ECDSA_ID) || \
203 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID) || \
204 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID)
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000205
Dan Handley9df48042015-03-19 18:58:55 +0000206/* IO storage utility functions */
Louis Mayencourt7d24ce12020-01-29 14:43:06 +0000207int arm_io_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000208
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000209/* Set image specification in IO block policy */
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +0100210int arm_set_image_source(unsigned int image_id, const char *part_name,
211 uintptr_t *dev_handle, uintptr_t *image_spec);
212void arm_set_fip_addr(uint32_t active_fw_bank_idx);
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000213
Dan Handley9df48042015-03-19 18:58:55 +0000214/* Security utility functions */
Suyash Pathakb71a9e62020-02-04 13:55:20 +0530215void arm_tzc400_setup(uintptr_t tzc_base,
216 const arm_tzc_regions_info_t *tzc_regions);
Vikram Kanigiri510d87b2016-01-29 12:32:58 +0000217struct tzc_dmc500_driver_data;
Summer Qin5ce394c2018-03-12 11:28:26 +0800218void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
219 const arm_tzc_regions_info_t *tzc_regions);
Dan Handley9df48042015-03-19 18:58:55 +0000220
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100221/* Console utility functions */
222void arm_console_boot_init(void);
223void arm_console_boot_end(void);
224void arm_console_runtime_init(void);
225void arm_console_runtime_end(void);
226
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100227/* Systimer utility function */
228void arm_configure_sys_timer(void);
229
Dan Handley9df48042015-03-19 18:58:55 +0000230/* PM utility functions */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100231int arm_validate_power_state(unsigned int power_state,
232 psci_power_state_t *req_state);
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100233int arm_validate_psci_entrypoint(uintptr_t entrypoint);
Soby Mathew0d9e8522015-07-15 13:36:24 +0100234int arm_validate_ns_entrypoint(uintptr_t entrypoint);
Soby Mathew9ca28062017-10-11 16:08:58 +0100235void arm_system_pwr_domain_save(void);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100236void arm_system_pwr_domain_resume(void);
Roberto Vargas1a6eed32018-02-12 12:36:17 +0000237int arm_psci_read_mem_protect(int *enabled);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100238int arm_nor_psci_write_mem_protect(int val);
Roberto Vargas550eb082018-01-05 16:00:05 +0000239void arm_nor_psci_do_static_mem_protect(void);
240void arm_nor_psci_do_dyn_mem_protect(void);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100241int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100242
243/* Topology utility function */
244int arm_check_mpidr(u_register_t mpidr);
Dan Handley9df48042015-03-19 18:58:55 +0000245
246/* BL1 utility functions */
247void arm_bl1_early_platform_setup(void);
248void arm_bl1_platform_setup(void);
249void arm_bl1_plat_arch_setup(void);
250
251/* BL2 utility functions */
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100252void arm_bl2_early_platform_setup(uintptr_t fw_config, struct meminfo *mem_layout);
Dan Handley9df48042015-03-19 18:58:55 +0000253void arm_bl2_platform_setup(void);
254void arm_bl2_plat_arch_setup(void);
255uint32_t arm_get_spsr_for_bl32_entry(void);
256uint32_t arm_get_spsr_for_bl33_entry(void);
Ambroise Vincentb237bca2019-02-13 15:58:00 +0000257int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000258int arm_bl2_handle_post_image_load(unsigned int image_id);
Sathees Balya90950092018-11-15 14:22:30 +0000259struct bl_params *arm_get_next_bl_params(void);
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000260void arm_bl2_setup_next_ep_info(bl_mem_params_node_t *next_param_node);
Dan Handley9df48042015-03-19 18:58:55 +0000261
Roberto Vargas52207802017-11-17 13:22:18 +0000262/* BL2 at EL3 functions */
263void arm_bl2_el3_early_platform_setup(void);
264void arm_bl2_el3_plat_arch_setup(void);
265
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100266/* BL2U utility functions */
267void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
268 void *plat_info);
269void arm_bl2u_platform_setup(void);
270void arm_bl2u_plat_arch_setup(void);
271
Juan Castillo7d199412015-12-14 09:35:25 +0000272/* BL31 utility functions */
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000273#if TRANSFER_LIST
274void arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
275 u_register_t arg2, u_register_t arg3);
276#else
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000277void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
278 uintptr_t hw_config, void *plat_params_from_bl2);
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000279#endif
Dan Handley9df48042015-03-19 18:58:55 +0000280void arm_bl31_platform_setup(void);
Soby Mathew2fd66be2015-12-09 11:38:43 +0000281void arm_bl31_plat_runtime_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000282void arm_bl31_plat_arch_setup(void);
283
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000284/* Firmware Handoff utility functions */
285void arm_transfer_list_dyn_cfg_init(struct transfer_list_header *secure_tl);
286void arm_transfer_list_populate_ep_info(bl_mem_params_node_t *next_param_node,
287 struct transfer_list_header *secure_tl,
288 struct transfer_list_header *ns_tl);
289void arm_transfer_list_copy_hw_config(struct transfer_list_header *secure_tl,
290 struct transfer_list_header *ns_tl);
291
Dan Handley9df48042015-03-19 18:58:55 +0000292/* TSP utility functions */
293void arm_tsp_early_platform_setup(void);
294
Soby Mathew7b754182016-07-11 14:15:27 +0100295/* SP_MIN utility functions */
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000296void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
297 uintptr_t hw_config, void *plat_params_from_bl2);
Dimitris Papastamos52323b02017-06-07 13:45:41 +0100298void arm_sp_min_plat_runtime_setup(void);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600299void arm_sp_min_plat_arch_setup(void);
Soby Mathew7b754182016-07-11 14:15:27 +0100300
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100301/* FIP TOC validity check */
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000302bool arm_io_is_toc_valid(void);
Dan Handley9df48042015-03-19 18:58:55 +0000303
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000304/* Utility functions for Dynamic Config */
Chris Kayf3c0fe12024-02-06 16:03:24 +0000305
John Tsichritzisc34341a2018-07-30 13:41:52 +0100306void arm_bl1_set_mbedtls_heap(void);
307int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000308
Chris Kayf3c0fe12024-02-06 16:03:24 +0000309#if IMAGE_BL2
310void arm_bl2_dyn_cfg_init(void);
311#endif /* IMAGE_BL2 */
312
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000313#if MEASURED_BOOT
Tamas Banf879bf12023-06-12 11:26:28 +0200314#if DICE_PROTECTION_ENVIRONMENT
315int arm_set_nt_fw_info(int *ctx_handle);
316int arm_set_tb_fw_info(int *ctx_handle);
317int arm_get_tb_fw_info(int *ctx_handle);
318#else
319/* Specific to event log backend */
Manish V Badarkhe7ca9d652021-09-14 22:41:46 +0100320int arm_set_tos_fw_info(uintptr_t log_addr, size_t log_size);
321int arm_set_nt_fw_info(
Alexei Fedorovc7176172020-07-13 12:11:05 +0100322/*
323 * Currently OP-TEE does not support reading DTBs from Secure memory
324 * and this option should be removed when feature is supported.
325 */
326#ifdef SPD_opteed
327 uintptr_t log_addr,
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000328#endif
Alexei Fedorovc7176172020-07-13 12:11:05 +0100329 size_t log_size, uintptr_t *ns_log_addr);
Manish V Badarkhe6e6df442023-03-20 14:58:06 +0000330int arm_set_tb_fw_info(uintptr_t log_addr, size_t log_size,
331 size_t log_max_size);
332int arm_get_tb_fw_info(uint64_t *log_addr, size_t *log_size,
333 size_t *log_max_size);
Tamas Banf879bf12023-06-12 11:26:28 +0200334#endif /* DICE_PROTECTION_ENVIRONMENT */
Alexei Fedorovc7176172020-07-13 12:11:05 +0100335#endif /* MEASURED_BOOT */
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000336
Dan Handley9df48042015-03-19 18:58:55 +0000337/*
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100338 * Free the memory storing initialization code only used during an images boot
339 * time so it can be reclaimed for runtime data
340 */
341void arm_free_init_memory(void);
342
343/*
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000344 * Make the higher level translation tables read-only
345 */
346void arm_xlat_make_tables_readonly(void);
347
348/*
Dan Handley9df48042015-03-19 18:58:55 +0000349 * Mandatory functions required in ARM standard platforms
350 */
Soby Mathew47e43f22016-02-01 14:04:34 +0000351unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000352void plat_arm_gic_driver_init(void);
Dan Handley9df48042015-03-19 18:58:55 +0000353void plat_arm_gic_init(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000354void plat_arm_gic_cpuif_enable(void);
355void plat_arm_gic_cpuif_disable(void);
Jeenu Viswambharan78132c92016-12-09 11:12:34 +0000356void plat_arm_gic_redistif_on(void);
357void plat_arm_gic_redistif_off(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000358void plat_arm_gic_pcpu_init(void);
Soby Mathew9ca28062017-10-11 16:08:58 +0100359void plat_arm_gic_save(void);
360void plat_arm_gic_resume(void);
Dan Handley9df48042015-03-19 18:58:55 +0000361void plat_arm_security_setup(void);
362void plat_arm_pwrc_setup(void);
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000363void plat_arm_interconnect_init(void);
364void plat_arm_interconnect_enter_coherency(void);
365void plat_arm_interconnect_exit_coherency(void);
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100366void plat_arm_program_trusted_mailbox(uintptr_t address);
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000367bool plat_arm_bl1_fwu_needed(void);
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100368__dead2 void plat_arm_error_handler(int err);
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100369__dead2 void plat_arm_system_reset(void);
Dan Handley9df48042015-03-19 18:58:55 +0000370
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530371/*
Max Shvetsov06dba292019-12-06 11:50:12 +0000372 * Optional functions in ARM standard platforms
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530373 */
374void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
Sandrine Bailleux7b7a41c2020-02-06 14:34:44 +0100375int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
Max Shvetsov06dba292019-12-06 11:50:12 +0000376 unsigned int *flags);
377int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
378 unsigned int *flags);
379int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
380 unsigned int *flags);
381int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
382 unsigned int *flags);
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530383
Summer Qin93c812f2017-02-28 16:46:17 +0000384#if ARM_PLAT_MT
385unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
386#endif
387
Arvind Ram Prakash51f11f82024-04-25 18:36:01 -0500388unsigned int plat_cluster_id_by_mpidr(u_register_t mpidr);
389
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100390/*
391 * This function is called after loading SCP_BL2 image and it is used to perform
392 * any platform-specific actions required to handle the SCP firmware.
393 */
394int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100395
Dan Handley9df48042015-03-19 18:58:55 +0000396/*
397 * Optional functions required in ARM standard platforms
398 */
399void plat_arm_io_setup(void);
400int plat_arm_get_alt_image_source(
Juan Castillo3a66aca2015-04-13 17:36:19 +0100401 unsigned int image_id,
402 uintptr_t *dev_handle,
403 uintptr_t *image_spec);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100404unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
Vikram Kanigiri07035432015-11-12 18:52:34 +0000405const mmap_region_t *plat_arm_get_mmap(void);
Dan Handley9df48042015-03-19 18:58:55 +0000406
Rohit Mathewf085b872023-12-20 17:29:18 +0000407const arm_gpt_info_t *plat_arm_get_gpt_info(void);
Rohit Mathewf6f02da2024-01-21 22:49:08 +0000408void arm_gpt_setup(void);
Rohit Mathewf085b872023-12-20 17:29:18 +0000409
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100410/* Allow platform to override psci_pm_ops during runtime */
411const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
412
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000413/* Execution state switch in ARM platforms */
414int arm_execution_state_switch(unsigned int smc_fid,
415 uint32_t pc_hi,
416 uint32_t pc_lo,
417 uint32_t cookie_hi,
418 uint32_t cookie_lo,
419 void *handle);
420
Soby Mathew6d07e672018-03-01 10:53:33 +0000421/* Optional functions for SP_MIN */
422void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
423 u_register_t arg2, u_register_t arg3);
424
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000425/* global variables */
426extern plat_psci_ops_t plat_arm_psci_pm_ops;
427extern const mmap_region_t plat_arm_mmap[];
Jeenu Viswambharan4542cfe2018-07-19 08:03:46 +0100428extern const unsigned int arm_pm_idle_states[];
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000429
Aditya Angadi20b48412019-04-16 11:29:14 +0530430/* secure watchdog */
431void plat_arm_secure_wdt_start(void);
432void plat_arm_secure_wdt_stop(void);
Madhukar Pappireddye108df22023-03-22 15:40:40 -0500433void plat_arm_secure_wdt_refresh(void);
Aditya Angadi20b48412019-04-16 11:29:14 +0530434
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000435/* Get SOC-ID of ARM platform */
436uint32_t plat_arm_get_soc_id(void);
437
Antonio Nino Diaz05fdb832018-10-25 16:53:04 +0100438#endif /* PLAT_ARM_H */