blob: f0aee08777e7f607941a7178227aced1e502d522 [file] [log] [blame]
Tony Xief6118cc2016-01-15 17:17:32 +08001/*
2 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
3 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Tony Xief6118cc2016-01-15 17:17:32 +08005 */
6
7#ifndef __PLAT_PRIVATE_H__
8#define __PLAT_PRIVATE_H__
9
10#ifndef __ASSEMBLY__
11#include <mmio.h>
12#include <stdint.h>
13#include <xlat_tables.h>
Tony Xie42e113e2016-07-16 11:16:51 +080014#include <psci.h>
Tony Xief6118cc2016-01-15 17:17:32 +080015
Caesar Wangd90f43e2016-10-11 09:36:00 +080016#define __sramdata __attribute__((section(".sram.data")))
17#define __sramconst __attribute__((section(".sram.rodata")))
Lin Huang30e43392017-05-04 16:02:45 +080018#define __sramfunc __attribute__((section(".sram.text")))
19
20#define __pmusramdata __attribute__((section(".pmusram.data")))
21#define __pmusramconst __attribute__((section(".pmusram.rodata")))
22#define __pmusramfunc __attribute__((section(".pmusram.text")))
Caesar Wangd90f43e2016-10-11 09:36:00 +080023
24extern uint32_t __bl31_sram_text_start, __bl31_sram_text_end;
25extern uint32_t __bl31_sram_data_start, __bl31_sram_data_end;
Lin Huang30e43392017-05-04 16:02:45 +080026extern uint32_t __bl31_sram_stack_start, __bl31_sram_stack_end;
Xing Zheng93280b72016-10-26 21:25:26 +080027extern uint32_t __sram_incbin_start, __sram_incbin_end;
Caesar Wangd90f43e2016-10-11 09:36:00 +080028
Tony Xief6118cc2016-01-15 17:17:32 +080029
30/******************************************************************************
31 * The register have write-mask bits, it is mean, if you want to set the bits,
32 * you needs set the write-mask bits at the same time,
33 * The write-mask bits is in high 16-bits.
34 * The fllowing macro definition helps access write-mask bits reg efficient!
35 ******************************************************************************/
36#define REG_MSK_SHIFT 16
37
Tony Xief6118cc2016-01-15 17:17:32 +080038#ifndef WMSK_BIT
39#define WMSK_BIT(nr) BIT((nr) + REG_MSK_SHIFT)
40#endif
41
42/* set one bit with write mask */
43#ifndef BIT_WITH_WMSK
44#define BIT_WITH_WMSK(nr) (BIT(nr) | WMSK_BIT(nr))
45#endif
46
47#ifndef BITS_SHIFT
48#define BITS_SHIFT(bits, shift) (bits << (shift))
49#endif
50
51#ifndef BITS_WITH_WMASK
Caesar Wang59e41b52016-04-10 14:11:07 +080052#define BITS_WITH_WMASK(bits, msk, shift)\
Tony Xief6118cc2016-01-15 17:17:32 +080053 (BITS_SHIFT(bits, shift) | BITS_SHIFT(msk, (shift + REG_MSK_SHIFT)))
54#endif
55
56/******************************************************************************
57 * Function and variable prototypes
58 *****************************************************************************/
59void plat_configure_mmu_el3(unsigned long total_base,
60 unsigned long total_size,
61 unsigned long,
62 unsigned long,
63 unsigned long,
64 unsigned long);
65
66void plat_cci_init(void);
67void plat_cci_enable(void);
68void plat_cci_disable(void);
69
70void plat_delay_timer_init(void);
71
Caesar Wang3e3c5b02016-05-25 19:03:04 +080072void params_early_setup(void *plat_params_from_bl2);
73
Tony Xief6118cc2016-01-15 17:17:32 +080074void plat_rockchip_gic_driver_init(void);
75void plat_rockchip_gic_init(void);
76void plat_rockchip_gic_cpuif_enable(void);
77void plat_rockchip_gic_cpuif_disable(void);
78void plat_rockchip_gic_pcpu_init(void);
79
Tony Xief6118cc2016-01-15 17:17:32 +080080void plat_rockchip_pmu_init(void);
81void plat_rockchip_soc_init(void);
Tony Xie42e113e2016-07-16 11:16:51 +080082uintptr_t plat_get_sec_entrypoint(void);
Tony Xief6118cc2016-01-15 17:17:32 +080083
Caesar Wang59e41b52016-04-10 14:11:07 +080084void platform_cpu_warmboot(void);
85
Caesar Wangef180072016-09-10 02:43:15 +080086struct gpio_info *plat_get_rockchip_gpio_reset(void);
87struct gpio_info *plat_get_rockchip_gpio_poweroff(void);
88struct gpio_info *plat_get_rockchip_suspend_gpio(uint32_t *count);
Caesar Wang5045a1c2016-09-10 02:47:53 +080089struct apio_info *plat_get_rockchip_suspend_apio(void);
Caesar Wang038f6aa2016-05-25 19:21:43 +080090void plat_rockchip_gpio_init(void);
91
tony.xie422d51c2017-03-01 11:05:17 +080092int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint);
93int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
94 plat_local_state_t lvl_state);
95int rockchip_soc_cores_pwr_dm_off(void);
96int rockchip_soc_sys_pwr_dm_suspend(void);
97int rockchip_soc_cores_pwr_dm_suspend(void);
98int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,
99 plat_local_state_t lvl_state);
100int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
101 plat_local_state_t lvl_state);
102int rockchip_soc_cores_pwr_dm_on_finish(void);
103int rockchip_soc_sys_pwr_dm_resume(void);
104
105int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,
106 plat_local_state_t lvl_state);
107int rockchip_soc_cores_pwr_dm_resume(void);
108void __dead2 rockchip_soc_soft_reset(void);
109void __dead2 rockchip_soc_system_off(void);
110void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi(
111 const psci_power_state_t *target_state);
112void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void);
113
Tony Xief6118cc2016-01-15 17:17:32 +0800114extern const unsigned char rockchip_power_domain_tree_desc[];
115
Lin Huang30e43392017-05-04 16:02:45 +0800116extern void *pmu_cpuson_entrypoint;
Tony Xief6118cc2016-01-15 17:17:32 +0800117extern uint64_t cpuson_entry_point[PLATFORM_CORE_COUNT];
118extern uint32_t cpuson_flags[PLATFORM_CORE_COUNT];
119
120extern const mmap_region_t plat_rk_mmap[];
Caesar Wangd90f43e2016-10-11 09:36:00 +0800121
Lin Huang30e43392017-05-04 16:02:45 +0800122void rockchip_plat_mmu_el3(void);
Caesar Wangd90f43e2016-10-11 09:36:00 +0800123
Tony Xief6118cc2016-01-15 17:17:32 +0800124#endif /* __ASSEMBLY__ */
125
Tony Xie42e113e2016-07-16 11:16:51 +0800126/******************************************************************************
127 * cpu up status
128 * The bits of macro value is not more than 12 bits for cmp instruction!
129 ******************************************************************************/
130#define PMU_CPU_HOTPLUG 0xf00
131#define PMU_CPU_AUTO_PWRDN 0xf0
132#define PMU_CLST_RET 0xa5
Tony Xief6118cc2016-01-15 17:17:32 +0800133
134#endif /* __PLAT_PRIVATE_H__ */