blob: 97d000e7f56586849484a6beb4418f66446fcb60 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Rohit Mathewf085b872023-12-20 17:29:18 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Manish V Badarkhe8717e032020-05-30 17:40:44 +01007#include <assert.h>
8
Alexei Fedorov61369a22020-07-13 14:59:02 +01009#include <common/debug.h>
Manish V Badarkhe8717e032020-05-30 17:40:44 +010010#include <common/desc_image_load.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <drivers/arm/sp804_delay_timer.h>
Rohit Mathewf085b872023-12-20 17:29:18 +000012#include <fvp_pas_def.h>
Manish V Badarkhe8717e032020-05-30 17:40:44 +010013#include <lib/fconf/fconf.h>
14#include <lib/fconf/fconf_dyn_cfg_getter.h>
Harrison Mutai1dcaf962023-08-08 15:10:07 +010015#include <lib/transfer_list.h>
Manish V Badarkhe8717e032020-05-30 17:40:44 +010016
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000019#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020
Dan Handleyed6ff952014-05-14 17:44:19 +010021#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010022
Harrison Mutai8c7d4992023-09-29 11:05:32 +010023static struct transfer_list_header *ns_tl __unused;
24
Rohit Mathewf085b872023-12-20 17:29:18 +000025#if ENABLE_RME
26/*
27 * The GPT library might modify the gpt regions structure to optimize
28 * the layout, so the array cannot be constant.
29 */
30static pas_region_t pas_regions[] = {
31 ARM_PAS_KERNEL,
32 ARM_PAS_SECURE,
33 ARM_PAS_REALM,
34 ARM_PAS_EL3_DRAM,
35 ARM_PAS_GPTS,
36 ARM_PAS_KERNEL_1
37};
38
39static const arm_gpt_info_t arm_gpt_info = {
40 .pas_region_base = pas_regions,
41 .pas_region_count = (unsigned int)ARRAY_SIZE(pas_regions),
42 .l0_base = (uintptr_t)ARM_L0_GPT_BASE,
43 .l1_base = (uintptr_t)ARM_L1_GPT_BASE,
44 .l0_size = (size_t)ARM_L0_GPT_SIZE,
45 .l1_size = (size_t)ARM_L1_GPT_SIZE,
46 .pps = GPCCR_PPS_64GB,
47 .pgs = GPCCR_PGS_4K
48};
49#endif
50
Soby Mathew7d5a2e72018-01-10 15:59:31 +000051void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010052{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000053 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
Achin Gupta4f6ad662013-10-25 09:08:21 +010054
55 /* Initialize the platform config for future decision making */
Dan Handleyea451572014-05-15 14:53:30 +010056 fvp_config_setup();
Vikram Kanigirid8c9d262014-05-16 18:48:12 +010057}
Ryan Harkinf96fc8f2015-03-17 14:54:01 +000058
59void bl2_platform_setup(void)
60{
61 arm_bl2_platform_setup();
62
Harrison Mutai8c7d4992023-09-29 11:05:32 +010063#if TRANSFER_LIST
64 ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE, FW_HANDOFF_SIZE);
65 assert(ns_tl != NULL);
66#endif
Alexei Fedorov7131d832019-08-16 14:15:59 +010067 /* Initialize System level generic or SP804 timer */
68 fvp_timer_init();
Ryan Harkinf96fc8f2015-03-17 14:54:01 +000069}
Manish V Badarkhe8717e032020-05-30 17:40:44 +010070
Rohit Mathewf085b872023-12-20 17:29:18 +000071#if ENABLE_RME
72const arm_gpt_info_t *plat_arm_get_gpt_info(void)
73{
74 return &arm_gpt_info;
75}
76#endif /* ENABLE_RME */
77
Manish V Badarkhe8717e032020-05-30 17:40:44 +010078/*******************************************************************************
79 * This function returns the list of executable images
80 ******************************************************************************/
81struct bl_params *plat_get_next_bl_params(void)
82{
83 struct bl_params *arm_bl_params;
Manish V Badarkhe86854e72022-03-15 16:05:58 +000084 const struct dyn_cfg_dtb_info_t *hw_config_info __unused;
Harrison Mutai1dcaf962023-08-08 15:10:07 +010085 struct transfer_list_entry *te __unused;
Harrison Mutai8c7d4992023-09-29 11:05:32 +010086 bl_mem_params_node_t *param_node __unused;
Manish V Badarkhe8717e032020-05-30 17:40:44 +010087
88 arm_bl_params = arm_get_next_bl_params();
89
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -060090#if !RESET_TO_BL2 && !EL3_PAYLOAD_BASE
Manish V Badarkhe8717e032020-05-30 17:40:44 +010091 const struct dyn_cfg_dtb_info_t *fw_config_info;
Manish V Badarkhe86854e72022-03-15 16:05:58 +000092 uintptr_t fw_config_base = 0UL;
Manish V Badarkhe8717e032020-05-30 17:40:44 +010093
Manish V Badarkhe86854e72022-03-15 16:05:58 +000094#if __aarch64__
Manish V Badarkhe8717e032020-05-30 17:40:44 +010095 /* Get BL31 image node */
96 param_node = get_bl_mem_params_node(BL31_IMAGE_ID);
Manish V Badarkhe86854e72022-03-15 16:05:58 +000097#else /* aarch32 */
98 /* Get SP_MIN image node */
99 param_node = get_bl_mem_params_node(BL32_IMAGE_ID);
100#endif /* __aarch64__ */
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100101 assert(param_node != NULL);
102
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100103 /* Update the next image's ep info with the FW config address */
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100104 fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, FW_CONFIG_ID);
105 assert(fw_config_info != NULL);
106
107 fw_config_base = fw_config_info->config_addr;
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000108 assert(fw_config_base != 0UL);
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100109
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100110 param_node->ep_info.args.arg1 = (uint32_t)fw_config_base;
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000111
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100112 /* Update BL33's ep info with the NS HW config address */
113 param_node = get_bl_mem_params_node(BL33_IMAGE_ID);
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000114 assert(param_node != NULL);
115
Harrison Mutai1dcaf962023-08-08 15:10:07 +0100116#if TRANSFER_LIST
Harrison Mutai1dcaf962023-08-08 15:10:07 +0100117 /* Update BL33's ep info with NS HW config address */
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100118 te = transfer_list_find(ns_tl, TL_TAG_FDT);
Harrison Mutai1dcaf962023-08-08 15:10:07 +0100119 assert(te != NULL);
120
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100121 param_node->ep_info.args.arg1 = TRANSFER_LIST_SIGNATURE |
122 REGISTER_CONVENTION_VERSION_MASK;
123 param_node->ep_info.args.arg2 = 0;
124 param_node->ep_info.args.arg3 = (uintptr_t)ns_tl;
125 param_node->ep_info.args.arg0 =
126 te ? (uintptr_t)transfer_list_entry_data(te) : 0;
Harrison Mutai1dcaf962023-08-08 15:10:07 +0100127#else
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100128 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
129 assert(hw_config_info != NULL);
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000130
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100131 param_node->ep_info.args.arg1 = hw_config_info->secondary_config_addr;
Harrison Mutai1dcaf962023-08-08 15:10:07 +0100132#endif /* TRANSFER_LIST */
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600133#endif /* !RESET_TO_BL2 && !EL3_PAYLOAD_BASE */
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100134
135 return arm_bl_params;
136}
Harrison Mutaib5e7d7e2023-10-18 09:58:48 +0100137
138int bl2_plat_handle_post_image_load(unsigned int image_id)
139{
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100140#if !RESET_TO_BL2 && !EL3_PAYLOAD_BASE
141 if (image_id == HW_CONFIG_ID) {
142 const struct dyn_cfg_dtb_info_t *hw_config_info;
143 struct transfer_list_entry *te __unused;
144
145 const bl_mem_params_node_t *param_node =
146 get_bl_mem_params_node(image_id);
147 assert(param_node != NULL);
148
149 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
150 assert(hw_config_info != NULL);
151
152#if TRANSFER_LIST
153 /* Update BL33's ep info with NS HW config address */
154 te = transfer_list_add(ns_tl, TL_TAG_FDT,
155 param_node->image_info.image_size,
156 (void *)hw_config_info->config_addr);
157 assert(te != NULL);
158#else
159 memcpy((void *)hw_config_info->secondary_config_addr,
160 (void *)hw_config_info->config_addr,
161 (size_t)param_node->image_info.image_size);
162
163 /*
164 * Ensure HW-config device tree is committed to memory, as the HW-Config
165 * might be used without cache and MMU enabled at BL33.
166 */
167 flush_dcache_range(hw_config_info->secondary_config_addr,
168 param_node->image_info.image_size);
169#endif /* TRANSFER_LIST */
170 }
171#endif /* !RESET_TO_BL2 && !EL3_PAYLOAD_BASE */
172
Harrison Mutaib5e7d7e2023-10-18 09:58:48 +0100173 return arm_bl2_plat_handle_post_image_load(image_id);
174}