blob: 4ad7b2d01b9ca45b66de49c1054c0ebe6f0226f1 [file] [log] [blame]
Amit Nagal3a7d3042023-07-10 10:32:15 +05301/*
2 * Copyright (c) 2023, Advanced Micro Devices, Inc. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 *
6 */
Akshay Belsaree3f2a102023-07-19 10:07:50 +05307#include <common/debug.h>
Amit Nagal3a7d3042023-07-10 10:32:15 +05308#include <common/fdt_fixup.h>
9#include <common/fdt_wrappers.h>
Akshay Belsaree3f2a102023-07-19 10:07:50 +053010#include <libfdt.h>
Amit Nagalc1248e82023-09-04 21:53:59 -120011#include <lib/xlat_tables/xlat_tables_v2.h>
Amit Nagal3a7d3042023-07-10 10:32:15 +053012
13#include <plat_fdt.h>
14#include <platform_def.h>
15
Prasad Kummari0c718002023-10-20 15:09:27 +053016#if defined(XILINX_OF_BOARD_DTB_ADDR)
17
18#define FIT_CONFS_PATH "/configurations"
19
20static uint8_t is_fit_image(void *dtb)
21{
22 int64_t confs_noffset;
23 uint8_t status = 0;
24
25 confs_noffset = fdt_path_offset(dtb, FIT_CONFS_PATH);
26 /*confs_noffset is only present on FIT image */
27 if (confs_noffset < 0) {
28 status = 0;
29 } else {
30 status = 1;
31 }
32
33 return status;
34}
35
36int32_t is_valid_dtb(void *fdt)
37{
38 int32_t ret = 0;
39
40 if (fdt_check_header(fdt) != 0) {
41 ERROR("Can't read DT at %p\n", fdt);
42 ret = -FDT_ERR_NOTFOUND;
43 goto error;
44 }
45
46 ret = fdt_open_into(fdt, fdt, XILINX_OF_BOARD_DTB_MAX_SIZE);
47 if (ret < 0) {
48 ERROR("Invalid Device Tree at %p: error %d\n", fdt, ret);
49 ret = -FDT_ERR_NOTFOUND;
50 goto error;
51 }
52
53 if (is_fit_image(fdt) != 0U) {
54 WARN("FIT image detected, TF-A will not update DTB for DDR address space\n");
55 ret = -FDT_ERR_NOTFOUND;
56 }
57error:
58 return ret;
59}
60
61static int add_mmap_dynamic_region(unsigned long long base_pa, uintptr_t base_va,
62 size_t size, unsigned int attr)
63{
64 int ret = 0;
65#if defined(PLAT_XLAT_TABLES_DYNAMIC)
66 ret = mmap_add_dynamic_region(base_pa, base_va, size, attr);
67 if (ret != 0) {
68 WARN("Failed to add dynamic region for dtb: error %d\n",
69 ret);
70 }
71#endif
72 return ret;
73}
74
75static int remove_mmap_dynamic_region(uintptr_t base_va, size_t size)
76{
77 int ret = 0;
78#if defined(PLAT_XLAT_TABLES_DYNAMIC)
79 ret = mmap_remove_dynamic_region(base_va, size);
80 if (ret != 0) {
81 WARN("Failed to remove dynamic region for dtb:error %d\n",
82 ret);
83 }
84#endif
85 return ret;
86}
87#endif
88
Maheedhar Bollapallida813532024-09-15 22:09:00 -120089#if defined(XILINX_OF_BOARD_DTB_ADDR)
90static int check_fdt_reserved_memory(void *dtb, const char *node_name)
91{
92 int offset = fdt_path_offset(dtb, "/reserved-memory");
93
94 if (offset >= 0) {
95 offset = fdt_subnode_offset(dtb, offset, node_name);
96 }
97 return offset;
98}
99#endif
100
Amit Nagal3a7d3042023-07-10 10:32:15 +0530101void prepare_dtb(void)
102{
Amit Nagal66d3cda2023-09-27 12:28:35 +0530103#if defined(XILINX_OF_BOARD_DTB_ADDR)
Amit Nagal659c6aa2023-08-29 02:44:59 -1200104 void *dtb;
Amit Nagal66d3cda2023-09-27 12:28:35 +0530105 int map_ret = 0;
106 int ret = 0;
107
Amit Nagal659c6aa2023-08-29 02:44:59 -1200108 dtb = (void *)XILINX_OF_BOARD_DTB_ADDR;
Amit Nagal66d3cda2023-09-27 12:28:35 +0530109
110 if (!IS_TFA_IN_OCM(BL31_BASE)) {
Amit Nagal3a7d3042023-07-10 10:32:15 +0530111
Prasad Kummari0c718002023-10-20 15:09:27 +0530112 map_ret = add_mmap_dynamic_region((unsigned long long)dtb,
113 (uintptr_t)dtb,
114 XILINX_OF_BOARD_DTB_MAX_SIZE,
115 MT_MEMORY | MT_RW | MT_NS);
116 if (map_ret == 0) {
Amit Nagal66d3cda2023-09-27 12:28:35 +0530117 /* Return if no device tree is detected */
Prasad Kummari0c718002023-10-20 15:09:27 +0530118 if (is_valid_dtb(dtb) == 0) {
119 if (dt_add_psci_node(dtb)) {
120 WARN("Failed to add PSCI Device Tree node\n");
121 }
Amit Nagal66d3cda2023-09-27 12:28:35 +0530122
Prasad Kummari0c718002023-10-20 15:09:27 +0530123 if (dt_add_psci_cpu_enable_methods(dtb)) {
124 WARN("Failed to add PSCI cpu enable methods in DT\n");
125 }
Amit Nagal66d3cda2023-09-27 12:28:35 +0530126
Maheedhar Bollapallida813532024-09-15 22:09:00 -1200127 /* Check reserved memory set in DT*/
128 ret = check_fdt_reserved_memory(dtb, "tf-a");
Prasad Kummari0c718002023-10-20 15:09:27 +0530129 if (ret < 0) {
Maheedhar Bollapallida813532024-09-15 22:09:00 -1200130 /* Reserve memory used by Trusted Firmware. */
131 ret = fdt_add_reserved_memory(dtb, "tf-a",
132 BL31_BASE,
133 BL31_LIMIT - BL31_BASE);
134 if (ret < 0) {
135 WARN("Failed to add reserved memory nodes for BL31 to DT.\n");
136 }
137
138 } else {
139 WARN("Reserved memory pre-exists in DT.\n");
Amit Nagal66d3cda2023-09-27 12:28:35 +0530140 }
Amit Nagal66d3cda2023-09-27 12:28:35 +0530141
Prasad Kummari0c718002023-10-20 15:09:27 +0530142 ret = fdt_pack(dtb);
143 if (ret < 0) {
144 WARN("Failed to pack dtb at %p: error %d\n", dtb, ret);
145 }
146 flush_dcache_range((uintptr_t)dtb, fdt_blob_size(dtb));
Amit Nagal66d3cda2023-09-27 12:28:35 +0530147
Prasad Kummari0c718002023-10-20 15:09:27 +0530148 INFO("Changed device tree to advertise PSCI and reserved memories.\n");
149 }
Amit Nagalc1248e82023-09-04 21:53:59 -1200150
Prasad Kummari0c718002023-10-20 15:09:27 +0530151 ret = remove_mmap_dynamic_region((uintptr_t)dtb,
152 XILINX_OF_BOARD_DTB_MAX_SIZE);
Amit Nagal66d3cda2023-09-27 12:28:35 +0530153 if (ret != 0) {
Prasad Kummari0c718002023-10-20 15:09:27 +0530154 WARN("Failed to remove mmap dynamic regions.\n");
Amit Nagal66d3cda2023-09-27 12:28:35 +0530155 }
156 }
Amit Nagal66d3cda2023-09-27 12:28:35 +0530157 }
Amit Nagal66d3cda2023-09-27 12:28:35 +0530158#endif
Amit Nagal3a7d3042023-07-10 10:32:15 +0530159}