blob: dd4c307f76566c465a6d32289d6ff03002192f5a [file] [log] [blame]
johpow01aef12f22020-10-15 13:40:04 -05001/*
Harrison Mutaie5004c12023-05-23 17:28:03 +01002 * Copyright (c) 2021-2023, Arm Limited. All rights reserved.
johpow01aef12f22020-10-15 13:40:04 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
Harrison Mutaie5004c12023-05-23 17:28:03 +010010#include <cortex_a715.h>
johpow01aef12f22020-10-15 13:40:04 -050011#include <cpu_macros.S>
12#include <plat_macros.S>
Bipin Ravi32464ba2022-05-06 16:02:30 -050013#include "wa_cve_2022_23960_bhb_vector.S"
johpow01aef12f22020-10-15 13:40:04 -050014
15/* Hardware handled coherency */
16#if HW_ASSISTED_COHERENCY == 0
Harrison Mutaie5004c12023-05-23 17:28:03 +010017#error "Cortex-A715 must be compiled with HW_ASSISTED_COHERENCY enabled"
johpow01aef12f22020-10-15 13:40:04 -050018#endif
19
20/* 64-bit only core */
21#if CTX_INCLUDE_AARCH32_REGS == 1
Harrison Mutaie5004c12023-05-23 17:28:03 +010022#error "Cortex-A715 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
johpow01aef12f22020-10-15 13:40:04 -050023#endif
24
Bipin Ravi32464ba2022-05-06 16:02:30 -050025#if WORKAROUND_CVE_2022_23960
Harrison Mutaie5004c12023-05-23 17:28:03 +010026 wa_cve_2022_23960_bhb_vector_table CORTEX_A715_BHB_LOOP_COUNT, cortex_a715
Bipin Ravi32464ba2022-05-06 16:02:30 -050027#endif /* WORKAROUND_CVE_2022_23960 */
28
Harrison Mutaicb50c112023-05-04 18:15:16 +010029workaround_reset_start cortex_a715, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
30#if IMAGE_BL31
Bipin Ravi32464ba2022-05-06 16:02:30 -050031 /*
Harrison Mutaie5004c12023-05-23 17:28:03 +010032 * The Cortex-A715 generic vectors are overridden to apply errata
Bipin Ravi32464ba2022-05-06 16:02:30 -050033 * mitigation on exception entry from lower ELs.
34 */
Harrison Mutaicb50c112023-05-04 18:15:16 +010035 override_vector_table wa_cve_vbar_cortex_a715
36#endif /* IMAGE_BL31 */
37workaround_reset_end cortex_a715, CVE(2022, 23960)
Bipin Ravi32464ba2022-05-06 16:02:30 -050038
Harrison Mutaicb50c112023-05-04 18:15:16 +010039check_erratum_chosen cortex_a715, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
40
41cpu_reset_func_start cortex_a715
42 /* Disable speculative loads */
43 msr SSBS, xzr
44cpu_reset_func_end cortex_a715
johpow01aef12f22020-10-15 13:40:04 -050045
46 /* ----------------------------------------------------
47 * HW will do the cache maintenance while powering down
48 * ----------------------------------------------------
49 */
Harrison Mutaie5004c12023-05-23 17:28:03 +010050func cortex_a715_core_pwr_dwn
johpow01aef12f22020-10-15 13:40:04 -050051 /* ---------------------------------------------------
52 * Enable CPU power down bit in power control register
53 * ---------------------------------------------------
54 */
Harrison Mutaie5004c12023-05-23 17:28:03 +010055 mrs x0, CORTEX_A715_CPUPWRCTLR_EL1
56 orr x0, x0, #CORTEX_A715_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
57 msr CORTEX_A715_CPUPWRCTLR_EL1, x0
johpow01aef12f22020-10-15 13:40:04 -050058 isb
59 ret
Harrison Mutaie5004c12023-05-23 17:28:03 +010060endfunc cortex_a715_core_pwr_dwn
johpow01aef12f22020-10-15 13:40:04 -050061
Harrison Mutaicb50c112023-05-04 18:15:16 +010062errata_report_shim cortex_a715
johpow01aef12f22020-10-15 13:40:04 -050063
64 /* ---------------------------------------------
Harrison Mutaie5004c12023-05-23 17:28:03 +010065 * This function provides Cortex-A715 specific
johpow01aef12f22020-10-15 13:40:04 -050066 * register information for crash reporting.
67 * It needs to return with x6 pointing to
68 * a list of register names in ascii and
69 * x8 - x15 having values of registers to be
70 * reported.
71 * ---------------------------------------------
72 */
Harrison Mutaie5004c12023-05-23 17:28:03 +010073.section .rodata.cortex_a715_regs, "aS"
74cortex_a715_regs: /* The ascii list of register names to be reported */
johpow01aef12f22020-10-15 13:40:04 -050075 .asciz "cpuectlr_el1", ""
76
Harrison Mutaie5004c12023-05-23 17:28:03 +010077func cortex_a715_cpu_reg_dump
78 adr x6, cortex_a715_regs
79 mrs x8, CORTEX_A715_CPUECTLR_EL1
johpow01aef12f22020-10-15 13:40:04 -050080 ret
Harrison Mutaie5004c12023-05-23 17:28:03 +010081endfunc cortex_a715_cpu_reg_dump
johpow01aef12f22020-10-15 13:40:04 -050082
Harrison Mutaie5004c12023-05-23 17:28:03 +010083declare_cpu_ops cortex_a715, CORTEX_A715_MIDR, \
84 cortex_a715_reset_func, \
85 cortex_a715_core_pwr_dwn