blob: 84f8d1eab262246e13846253cb877f26d7e40c3d [file] [log] [blame]
Nariman Poushin0ece80f2018-02-26 06:52:04 +00001/*
Vijayenthiran Subramaniam2478f8e2019-10-28 14:49:48 +05302 * Copyright (c) 2018-2020, ARM Limited and Contributors. All rights reserved.
Nariman Poushin0ece80f2018-02-26 06:52:04 +00003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Chandni Cherukuria3f66132018-08-10 11:17:58 +05307#ifndef SGI_BASE_PLATFORM_DEF_H
8#define SGI_BASE_PLATFORM_DEF_H
Nariman Poushin0ece80f2018-02-26 06:52:04 +00009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
11#include <lib/xlat_tables/xlat_tables_defs.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000012#include <plat/arm/board/common/board_css_def.h>
13#include <plat/arm/board/common/v2m_def.h>
14#include <plat/arm/common/arm_def.h>
15#include <plat/arm/common/arm_spm_def.h>
16#include <plat/arm/css/common/css_def.h>
17#include <plat/arm/soc/common/soc_css_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <plat/common/common_def.h>
19
Nariman Poushin0ece80f2018-02-26 06:52:04 +000020#define PLATFORM_CORE_COUNT (PLAT_ARM_CLUSTER_COUNT * \
Vishwanatha HG64f0b6f2018-05-08 17:15:37 +053021 CSS_SGI_MAX_CPUS_PER_CLUSTER * \
22 CSS_SGI_MAX_PE_PER_CPU)
Nariman Poushin0ece80f2018-02-26 06:52:04 +000023
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010024#define PLAT_ARM_TRUSTED_SRAM_SIZE 0x00040000 /* 256 KB */
25
Vijayenthiran Subramaniam2478f8e2019-10-28 14:49:48 +053026/* Remote chip address offset (4TB per chip) */
27#define CSS_SGI_REMOTE_CHIP_MEM_OFFSET(n) ((ULL(1) << 42) * (n))
28
Antonio Nino Diaz92029262018-09-28 16:39:26 +010029/*
30 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
31 * plat_arm_mmap array defined for each BL stage.
32 */
33#if defined(IMAGE_BL31)
Paul Beesleydb4e25a2019-10-14 15:27:12 +000034# if SPM_MM
Antonio Nino Diaz92029262018-09-28 16:39:26 +010035# define PLAT_ARM_MMAP_ENTRIES 9
36# define MAX_XLAT_TABLES 7
37# define PLAT_SP_IMAGE_MMAP_REGIONS 7
38# define PLAT_SP_IMAGE_MAX_XLAT_TABLES 10
39# else
40# define PLAT_ARM_MMAP_ENTRIES 8
41# define MAX_XLAT_TABLES 5
42# endif
43#elif defined(IMAGE_BL32)
44# define PLAT_ARM_MMAP_ENTRIES 8
Nariman Poushin0ece80f2018-02-26 06:52:04 +000045# define MAX_XLAT_TABLES 5
Antonio Nino Diaz92029262018-09-28 16:39:26 +010046#elif !USE_ROMLIB
47# define PLAT_ARM_MMAP_ENTRIES 11
48# define MAX_XLAT_TABLES 5
49#else
50# define PLAT_ARM_MMAP_ENTRIES 12
51# define MAX_XLAT_TABLES 6
Nariman Poushin0ece80f2018-02-26 06:52:04 +000052#endif
53
Antonio Nino Diaz92029262018-09-28 16:39:26 +010054/*
55 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
56 * plus a little space for growth.
57 */
58#define PLAT_ARM_MAX_BL1_RW_SIZE 0xB000
59
60/*
61 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
62 */
63
64#if USE_ROMLIB
65#define PLAT_ARM_MAX_ROMLIB_RW_SIZE 0x1000
66#define PLAT_ARM_MAX_ROMLIB_RO_SIZE 0xe000
Nariman Poushin0ece80f2018-02-26 06:52:04 +000067#else
Antonio Nino Diaz92029262018-09-28 16:39:26 +010068#define PLAT_ARM_MAX_ROMLIB_RW_SIZE 0
69#define PLAT_ARM_MAX_ROMLIB_RO_SIZE 0
Nariman Poushin0ece80f2018-02-26 06:52:04 +000070#endif
71
Antonio Nino Diaz92029262018-09-28 16:39:26 +010072/*
73 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
74 * little space for growth.
75 */
Nariman Poushin0ece80f2018-02-26 06:52:04 +000076#if TRUSTED_BOARD_BOOT
77# define PLAT_ARM_MAX_BL2_SIZE 0x1D000
78#else
Antonio Nino Diaz92029262018-09-28 16:39:26 +010079# define PLAT_ARM_MAX_BL2_SIZE 0x11000
Nariman Poushin0ece80f2018-02-26 06:52:04 +000080#endif
81
Antonio Nino Diaz92029262018-09-28 16:39:26 +010082/*
83 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
84 * calculated using the current BL31 PROGBITS debug size plus the sizes of
85 * BL2 and BL1-RW
86 */
87#define PLAT_ARM_MAX_BL31_SIZE 0x3B000
Nariman Poushin0ece80f2018-02-26 06:52:04 +000088
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010089/*
90 * Size of cacheable stacks
91 */
92#if defined(IMAGE_BL1)
93# if TRUSTED_BOARD_BOOT
94# define PLATFORM_STACK_SIZE 0x1000
95# else
96# define PLATFORM_STACK_SIZE 0x440
97# endif
98#elif defined(IMAGE_BL2)
99# if TRUSTED_BOARD_BOOT
100# define PLATFORM_STACK_SIZE 0x1000
101# else
102# define PLATFORM_STACK_SIZE 0x400
103# endif
104#elif defined(IMAGE_BL2U)
105# define PLATFORM_STACK_SIZE 0x400
106#elif defined(IMAGE_BL31)
Paul Beesleydb4e25a2019-10-14 15:27:12 +0000107# if SPM_MM
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100108# define PLATFORM_STACK_SIZE 0x500
109# else
110# define PLATFORM_STACK_SIZE 0x400
111# endif
112#elif defined(IMAGE_BL32)
113# define PLATFORM_STACK_SIZE 0x440
114#endif
115
116
Nariman Poushin0ece80f2018-02-26 06:52:04 +0000117#define PLAT_ARM_NSTIMER_FRAME_ID 0
118
Nariman Poushin0ece80f2018-02-26 06:52:04 +0000119#define PLAT_ARM_TRUSTED_ROM_BASE 0x0
120#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00080000 /* 512KB */
121
Chris Kay42fbdfc2018-05-10 14:27:45 +0100122#define PLAT_ARM_NSRAM_BASE 0x06000000
123#define PLAT_ARM_NSRAM_SIZE 0x00080000 /* 512KB */
124
Nariman Poushin0ece80f2018-02-26 06:52:04 +0000125#define PLAT_ARM_G1S_IRQ_PROPS(grp) CSS_G1S_IRQ_PROPS(grp)
126#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
127
128#define CSS_SGI_DEVICE_BASE (0x20000000)
129#define CSS_SGI_DEVICE_SIZE (0x20000000)
130#define CSS_SGI_MAP_DEVICE MAP_REGION_FLAT( \
131 CSS_SGI_DEVICE_BASE, \
132 CSS_SGI_DEVICE_SIZE, \
133 MT_DEVICE | MT_RW | MT_SECURE)
134
Vijayenthiran Subramaniam2478f8e2019-10-28 14:49:48 +0530135#define ARM_MAP_SHARED_RAM_REMOTE_CHIP(n) \
136 MAP_REGION_FLAT( \
137 CSS_SGI_REMOTE_CHIP_MEM_OFFSET(n) + \
138 ARM_SHARED_RAM_BASE, \
139 ARM_SHARED_RAM_SIZE, \
140 MT_MEMORY | MT_RW | MT_SECURE \
141 )
142
143#define CSS_SGI_MAP_DEVICE_REMOTE_CHIP(n) \
144 MAP_REGION_FLAT( \
145 CSS_SGI_REMOTE_CHIP_MEM_OFFSET(n) + \
146 CSS_SGI_DEVICE_BASE, \
147 CSS_SGI_DEVICE_SIZE, \
148 MT_DEVICE | MT_RW | MT_SECURE \
149 )
150
151#define SOC_CSS_MAP_DEVICE_REMOTE_CHIP(n) \
152 MAP_REGION_FLAT( \
153 CSS_SGI_REMOTE_CHIP_MEM_OFFSET(n) + \
154 SOC_CSS_DEVICE_BASE, \
155 SOC_CSS_DEVICE_SIZE, \
156 MT_DEVICE | MT_RW | MT_SECURE \
157 )
158
Nariman Poushin0ece80f2018-02-26 06:52:04 +0000159/* GIC related constants */
160#define PLAT_ARM_GICD_BASE 0x30000000
161#define PLAT_ARM_GICC_BASE 0x2C000000
162#define PLAT_ARM_GICR_BASE 0x300C0000
163
Sughosh Ganue1579e02018-05-16 17:19:56 +0530164/* Map the secure region for access from S-EL0 */
165#define PLAT_ARM_SECURE_MAP_DEVICE MAP_REGION_FLAT( \
166 SOC_CSS_DEVICE_BASE, \
167 SOC_CSS_DEVICE_SIZE, \
168 MT_DEVICE | MT_RW | MT_SECURE | MT_USER)
169
Sughosh Ganud284b572018-11-14 10:42:46 +0530170#define PLAT_SP_PRI PLAT_RAS_PRI
171
Sughosh Ganu5f212942018-05-16 15:35:25 +0530172#if RAS_EXTENSION
173/* Allocate 128KB for CPER buffers */
Sughosh Ganu70661cf2018-05-16 17:26:40 +0530174#define PLAT_SP_BUF_BASE ULL(0x20000)
175
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100176#define PLAT_ARM_SP_IMAGE_STACK_BASE (PLAT_SP_IMAGE_NS_BUF_BASE + \
177 PLAT_SP_IMAGE_NS_BUF_SIZE + \
Sughosh Ganu70661cf2018-05-16 17:26:40 +0530178 PLAT_SP_BUF_BASE)
179
180/* Platform specific SMC FID's used for RAS */
181#define SP_DMC_ERROR_INJECT_EVENT_AARCH64 0xC4000042
182#define SP_DMC_ERROR_INJECT_EVENT_AARCH32 0x84000042
183
184#define SP_DMC_ERROR_OVERFLOW_EVENT_AARCH64 0xC4000043
185#define SP_DMC_ERROR_OVERFLOW_EVENT_AARCH32 0x84000043
186
187#define SP_DMC_ERROR_ECC_EVENT_AARCH64 0xC4000044
188#define SP_DMC_ERROR_ECC_EVENT_AARCH32 0x84000044
189
190/* ARM SDEI dynamic shared event numbers */
191#define SGI_SDEI_DS_EVENT_0 804
192#define SGI_SDEI_DS_EVENT_1 805
193
194#define PLAT_ARM_PRIVATE_SDEI_EVENTS \
195 SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
196 SDEI_EXPLICIT_EVENT(SGI_SDEI_DS_EVENT_0, SDEI_MAPF_CRITICAL), \
197 SDEI_EXPLICIT_EVENT(SGI_SDEI_DS_EVENT_1, SDEI_MAPF_CRITICAL),
198#define PLAT_ARM_SHARED_SDEI_EVENTS
199
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100200#define ARM_SP_CPER_BUF_BASE (PLAT_SP_IMAGE_NS_BUF_BASE + \
201 PLAT_SP_IMAGE_NS_BUF_SIZE)
Sughosh Ganu70661cf2018-05-16 17:26:40 +0530202#define ARM_SP_CPER_BUF_SIZE ULL(0x20000)
203#define ARM_SP_CPER_BUF_MMAP MAP_REGION2( \
204 ARM_SP_CPER_BUF_BASE, \
205 ARM_SP_CPER_BUF_BASE, \
206 ARM_SP_CPER_BUF_SIZE, \
207 MT_RW_DATA | MT_NS | MT_USER, \
208 PAGE_SIZE)
Sughosh Ganu5f212942018-05-16 15:35:25 +0530209
Sughosh Ganu5f212942018-05-16 15:35:25 +0530210#else
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100211#define PLAT_ARM_SP_IMAGE_STACK_BASE (PLAT_SP_IMAGE_NS_BUF_BASE + \
212 PLAT_SP_IMAGE_NS_BUF_SIZE)
Sughosh Ganu5f212942018-05-16 15:35:25 +0530213#endif /* RAS_EXTENSION */
214
Nariman Poushin0ece80f2018-02-26 06:52:04 +0000215/* Platform ID address */
216#define SSC_VERSION (SSC_REG_BASE + SSC_VERSION_OFFSET)
Julius Werner53456fc2019-07-09 13:49:11 -0700217#ifndef __ASSEMBLER__
Nariman Poushin0ece80f2018-02-26 06:52:04 +0000218/* SSC_VERSION related accessors */
219/* Returns the part number of the platform */
220#define GET_SGI_PART_NUM \
221 GET_SSC_VERSION_PART_NUM(mmio_read_32(SSC_VERSION))
222/* Returns the configuration number of the platform */
223#define GET_SGI_CONFIG_NUM \
224 GET_SSC_VERSION_CONFIG(mmio_read_32(SSC_VERSION))
Julius Werner53456fc2019-07-09 13:49:11 -0700225#endif /* __ASSEMBLER__ */
Nariman Poushin0ece80f2018-02-26 06:52:04 +0000226
Roberto Vargasbcca6c62018-06-11 16:15:35 +0100227/*******************************************************************************
228 * Memprotect definitions
229 ******************************************************************************/
230/* PSCI memory protect definitions:
231 * This variable is stored in a non-secure flash because some ARM reference
232 * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
233 * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
234 */
235#define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \
236 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
237
Aditya Angadi20b48412019-04-16 11:29:14 +0530238/*Secure Watchdog Constants */
239#define SBSA_SECURE_WDOG_BASE UL(0x2A480000)
240#define SBSA_SECURE_WDOG_TIMEOUT UL(100)
Roberto Vargasbcca6c62018-06-11 16:15:35 +0100241
Chandni Cherukuria3f66132018-08-10 11:17:58 +0530242#endif /* SGI_BASE_PLATFORM_DEF_H */